13e4b8fdcSSoby Mathew /* 2e0cea783SManish V Badarkhe * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved. 33e4b8fdcSSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 53e4b8fdcSSoby Mathew */ 63e4b8fdcSSoby Mathew 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz 909d40e0eSAntonio Nino Diaz #include <common/debug.h> 1009d40e0eSAntonio Nino Diaz #include <drivers/arm/cci.h> 1109d40e0eSAntonio Nino Diaz #include <drivers/arm/ccn.h> 1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h> 131b597c22SAlexei Fedorov #include <drivers/arm/sp804_delay_timer.h> 141b597c22SAlexei Fedorov #include <drivers/generic_delay_timer.h> 1509d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 16ed9653ffSManish V Badarkhe #include <lib/smccc.h> 1709d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_compat.h> 18234bc7f8SAntonio Nino Diaz #include <platform_def.h> 19ed9653ffSManish V Badarkhe #include <services/arm_arch_svc.h> 209d9ae976SOlivier Deprez #if SPM_MM 21aeaa225cSPaul Beesley #include <services/spm_mm_partition.h> 229d9ae976SOlivier Deprez #endif 2309d40e0eSAntonio Nino Diaz 24ed9653ffSManish V Badarkhe #include <plat/arm/common/arm_config.h> 25ed9653ffSManish V Badarkhe #include <plat/arm/common/plat_arm.h> 26ed9653ffSManish V Badarkhe #include <plat/common/platform.h> 27ed9653ffSManish V Badarkhe 281af540efSRoberto Vargas #include "fvp_private.h" 293e4b8fdcSSoby Mathew 303e4b8fdcSSoby Mathew /* Defines for GIC Driver build time selection */ 313e4b8fdcSSoby Mathew #define FVP_GICV2 1 323e4b8fdcSSoby Mathew #define FVP_GICV3 2 333e4b8fdcSSoby Mathew 343e4b8fdcSSoby Mathew /******************************************************************************* 353e4b8fdcSSoby Mathew * arm_config holds the characteristics of the differences between the three FVP 363e4b8fdcSSoby Mathew * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot 373e4b8fdcSSoby Mathew * at each boot stage by the primary before enabling the MMU (to allow 383e4b8fdcSSoby Mathew * interconnect configuration) & used thereafter. Each BL will have its own copy 393e4b8fdcSSoby Mathew * to allow independent operation. 403e4b8fdcSSoby Mathew ******************************************************************************/ 413e4b8fdcSSoby Mathew arm_config_t arm_config; 423e4b8fdcSSoby Mathew 433e4b8fdcSSoby Mathew #define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \ 443e4b8fdcSSoby Mathew DEVICE0_SIZE, \ 453e4b8fdcSSoby Mathew MT_DEVICE | MT_RW | MT_SECURE) 463e4b8fdcSSoby Mathew 473e4b8fdcSSoby Mathew #define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \ 483e4b8fdcSSoby Mathew DEVICE1_SIZE, \ 493e4b8fdcSSoby Mathew MT_DEVICE | MT_RW | MT_SECURE) 503e4b8fdcSSoby Mathew 51*f98630fbSManish V Badarkhe #if FVP_GICR_REGION_PROTECTION 52*f98630fbSManish V Badarkhe #define MAP_GICD_MEM MAP_REGION_FLAT(BASE_GICD_BASE, \ 53*f98630fbSManish V Badarkhe BASE_GICD_SIZE, \ 54*f98630fbSManish V Badarkhe MT_DEVICE | MT_RW | MT_SECURE) 55*f98630fbSManish V Badarkhe 56*f98630fbSManish V Badarkhe /* Map all core's redistributor memory as read-only. After boots up, 57*f98630fbSManish V Badarkhe * per-core map its redistributor memory as read-write */ 58*f98630fbSManish V Badarkhe #define MAP_GICR_MEM MAP_REGION_FLAT(BASE_GICR_BASE, \ 59*f98630fbSManish V Badarkhe (BASE_GICR_SIZE * PLATFORM_CORE_COUNT),\ 60*f98630fbSManish V Badarkhe MT_DEVICE | MT_RO | MT_SECURE) 61*f98630fbSManish V Badarkhe #endif /* FVP_GICR_REGION_PROTECTION */ 62*f98630fbSManish V Badarkhe 63284c3d67SSandrine Bailleux /* 64284c3d67SSandrine Bailleux * Need to be mapped with write permissions in order to set a new non-volatile 65284c3d67SSandrine Bailleux * counter value. 66284c3d67SSandrine Bailleux */ 673e4b8fdcSSoby Mathew #define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \ 683e4b8fdcSSoby Mathew DEVICE2_SIZE, \ 69fe7de035SAntonio Nino Diaz MT_DEVICE | MT_RW | MT_SECURE) 703e4b8fdcSSoby Mathew 713e4b8fdcSSoby Mathew /* 72b5fa6563SSandrine Bailleux * Table of memory regions for various BL stages to map using the MMU. 730916c38dSRoberto Vargas * This doesn't include Trusted SRAM as setup_page_tables() already takes care 740916c38dSRoberto Vargas * of mapping it. 7591fad655SSandrine Bailleux * 7691fad655SSandrine Bailleux * The flash needs to be mapped as writable in order to erase the FIP's Table of 7791fad655SSandrine Bailleux * Contents in case of unrecoverable error (see plat_error_handler()). 783e4b8fdcSSoby Mathew */ 793d8256b2SMasahiro Yamada #ifdef IMAGE_BL1 803e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = { 813e4b8fdcSSoby Mathew ARM_MAP_SHARED_RAM, 823e4b8fdcSSoby Mathew V2M_MAP_FLASH0_RW, 833e4b8fdcSSoby Mathew V2M_MAP_IOFPGA, 843e4b8fdcSSoby Mathew MAP_DEVICE0, 85e0cea783SManish V Badarkhe #if FVP_INTERCONNECT_DRIVER == FVP_CCN 863e4b8fdcSSoby Mathew MAP_DEVICE1, 87e0cea783SManish V Badarkhe #endif 883e4b8fdcSSoby Mathew #if TRUSTED_BOARD_BOOT 89284c3d67SSandrine Bailleux /* To access the Root of Trust Public Key registers. */ 90284c3d67SSandrine Bailleux MAP_DEVICE2, 91284c3d67SSandrine Bailleux /* Map DRAM to authenticate NS_BL2U image. */ 923e4b8fdcSSoby Mathew ARM_MAP_NS_DRAM1, 933e4b8fdcSSoby Mathew #endif 943e4b8fdcSSoby Mathew {0} 953e4b8fdcSSoby Mathew }; 963e4b8fdcSSoby Mathew #endif 973d8256b2SMasahiro Yamada #ifdef IMAGE_BL2 983e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = { 993e4b8fdcSSoby Mathew ARM_MAP_SHARED_RAM, 1003e4b8fdcSSoby Mathew V2M_MAP_FLASH0_RW, 1013e4b8fdcSSoby Mathew V2M_MAP_IOFPGA, 1023e4b8fdcSSoby Mathew MAP_DEVICE0, 103e0cea783SManish V Badarkhe #if FVP_INTERCONNECT_DRIVER == FVP_CCN 1043e4b8fdcSSoby Mathew MAP_DEVICE1, 105e0cea783SManish V Badarkhe #endif 1063e4b8fdcSSoby Mathew ARM_MAP_NS_DRAM1, 107402b3cf8SJulius Werner #ifdef __aarch64__ 108b09ba056SRoberto Vargas ARM_MAP_DRAM2, 109b09ba056SRoberto Vargas #endif 11064758c97SAchin Gupta #if defined(SPD_spmd) 11164758c97SAchin Gupta ARM_MAP_TRUSTED_DRAM, 11264758c97SAchin Gupta #endif 1133eb2d672SSandrine Bailleux #ifdef SPD_tspd 1143e4b8fdcSSoby Mathew ARM_MAP_TSP_SEC_MEM, 1153eb2d672SSandrine Bailleux #endif 116284c3d67SSandrine Bailleux #if TRUSTED_BOARD_BOOT 117284c3d67SSandrine Bailleux /* To access the Root of Trust Public Key registers. */ 118284c3d67SSandrine Bailleux MAP_DEVICE2, 11960e19f57SAntonio Nino Diaz #if !BL2_AT_EL3 120ba597da7SJohn Tsichritzis ARM_MAP_BL1_RW, 12160e19f57SAntonio Nino Diaz #endif 122ba597da7SJohn Tsichritzis #endif /* TRUSTED_BOARD_BOOT */ 1233f3c341aSPaul Beesley #if SPM_MM 124e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_MMAP, 125e29efeb1SAntonio Nino Diaz #endif 1263e4b8fdcSSoby Mathew #if ARM_BL31_IN_DRAM 1273e4b8fdcSSoby Mathew ARM_MAP_BL31_SEC_DRAM, 1283e4b8fdcSSoby Mathew #endif 129810d9213SJens Wiklander #ifdef SPD_opteed 130b3ba6fdaSSoby Mathew ARM_MAP_OPTEE_CORE_MEM, 131810d9213SJens Wiklander ARM_OPTEE_PAGEABLE_LOAD_MEM, 132810d9213SJens Wiklander #endif 1333e4b8fdcSSoby Mathew {0} 1343e4b8fdcSSoby Mathew }; 1353e4b8fdcSSoby Mathew #endif 1363d8256b2SMasahiro Yamada #ifdef IMAGE_BL2U 1373e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = { 1383e4b8fdcSSoby Mathew MAP_DEVICE0, 1393e4b8fdcSSoby Mathew V2M_MAP_IOFPGA, 1403e4b8fdcSSoby Mathew {0} 1413e4b8fdcSSoby Mathew }; 1423e4b8fdcSSoby Mathew #endif 1433d8256b2SMasahiro Yamada #ifdef IMAGE_BL31 1443e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = { 1453e4b8fdcSSoby Mathew ARM_MAP_SHARED_RAM, 146992f091bSAmbroise Vincent #if USE_DEBUGFS 147992f091bSAmbroise Vincent /* Required by devfip, can be removed if devfip is not used */ 148992f091bSAmbroise Vincent V2M_MAP_FLASH0_RW, 149992f091bSAmbroise Vincent #endif /* USE_DEBUGFS */ 150e35a3fb5SSoby Mathew ARM_MAP_EL3_TZC_DRAM, 1513e4b8fdcSSoby Mathew V2M_MAP_IOFPGA, 1523e4b8fdcSSoby Mathew MAP_DEVICE0, 153*f98630fbSManish V Badarkhe #if FVP_GICR_REGION_PROTECTION 154*f98630fbSManish V Badarkhe MAP_GICD_MEM, 155*f98630fbSManish V Badarkhe MAP_GICR_MEM, 156*f98630fbSManish V Badarkhe #else 1573e4b8fdcSSoby Mathew MAP_DEVICE1, 158*f98630fbSManish V Badarkhe #endif /* FVP_GICR_REGION_PROTECTION */ 159f145403cSRoberto Vargas ARM_V2M_MAP_MEM_PROTECT, 1603f3c341aSPaul Beesley #if SPM_MM 161e29efeb1SAntonio Nino Diaz ARM_SPM_BUF_EL3_MMAP, 162e29efeb1SAntonio Nino Diaz #endif 16326d1e0c3SMadhukar Pappireddy /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */ 164493545b3SMadhukar Pappireddy ARM_DTB_DRAM_NS, 1653e4b8fdcSSoby Mathew {0} 1663e4b8fdcSSoby Mathew }; 167e29efeb1SAntonio Nino Diaz 1683f3c341aSPaul Beesley #if defined(IMAGE_BL31) && SPM_MM 169e29efeb1SAntonio Nino Diaz const mmap_region_t plat_arm_secure_partition_mmap[] = { 170e29efeb1SAntonio Nino Diaz V2M_MAP_IOFPGA_EL0, /* for the UART */ 171c4fa1739SSandrine Bailleux MAP_REGION_FLAT(DEVICE0_BASE, \ 172c4fa1739SSandrine Bailleux DEVICE0_SIZE, \ 173c4fa1739SSandrine Bailleux MT_DEVICE | MT_RO | MT_SECURE | MT_USER), 174e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_MMAP, 175e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_NS_BUF_MMAP, 176e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_RW_MMAP, 177e29efeb1SAntonio Nino Diaz ARM_SPM_BUF_EL0_MMAP, 178e29efeb1SAntonio Nino Diaz {0} 179e29efeb1SAntonio Nino Diaz }; 180e29efeb1SAntonio Nino Diaz #endif 1813e4b8fdcSSoby Mathew #endif 1823d8256b2SMasahiro Yamada #ifdef IMAGE_BL32 1833e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = { 184402b3cf8SJulius Werner #ifndef __aarch64__ 185877cf3ffSSoby Mathew ARM_MAP_SHARED_RAM, 186950c6956SJoel Hutton ARM_V2M_MAP_MEM_PROTECT, 187877cf3ffSSoby Mathew #endif 1883e4b8fdcSSoby Mathew V2M_MAP_IOFPGA, 1893e4b8fdcSSoby Mathew MAP_DEVICE0, 1903e4b8fdcSSoby Mathew MAP_DEVICE1, 19126d1e0c3SMadhukar Pappireddy /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */ 192493545b3SMadhukar Pappireddy ARM_DTB_DRAM_NS, 1933e4b8fdcSSoby Mathew {0} 1943e4b8fdcSSoby Mathew }; 1953e4b8fdcSSoby Mathew #endif 1963e4b8fdcSSoby Mathew 1973e4b8fdcSSoby Mathew ARM_CASSERT_MMAP 1983e4b8fdcSSoby Mathew 199955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER != FVP_CCN 200955242d8SJeenu Viswambharan static const int fvp_cci400_map[] = { 201955242d8SJeenu Viswambharan PLAT_FVP_CCI400_CLUS0_SL_PORT, 202955242d8SJeenu Viswambharan PLAT_FVP_CCI400_CLUS1_SL_PORT, 203955242d8SJeenu Viswambharan }; 204955242d8SJeenu Viswambharan 205955242d8SJeenu Viswambharan static const int fvp_cci5xx_map[] = { 206955242d8SJeenu Viswambharan PLAT_FVP_CCI5XX_CLUS0_SL_PORT, 207955242d8SJeenu Viswambharan PLAT_FVP_CCI5XX_CLUS1_SL_PORT, 208955242d8SJeenu Viswambharan }; 209955242d8SJeenu Viswambharan 210955242d8SJeenu Viswambharan static unsigned int get_interconnect_master(void) 211955242d8SJeenu Viswambharan { 212955242d8SJeenu Viswambharan unsigned int master; 213955242d8SJeenu Viswambharan u_register_t mpidr; 214955242d8SJeenu Viswambharan 215955242d8SJeenu Viswambharan mpidr = read_mpidr_el1(); 216583e0791SAntonio Nino Diaz master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ? 217955242d8SJeenu Viswambharan MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr); 218955242d8SJeenu Viswambharan 219955242d8SJeenu Viswambharan assert(master < FVP_CLUSTER_COUNT); 220955242d8SJeenu Viswambharan return master; 221955242d8SJeenu Viswambharan } 222955242d8SJeenu Viswambharan #endif 2233e4b8fdcSSoby Mathew 2243f3c341aSPaul Beesley #if defined(IMAGE_BL31) && SPM_MM 225e29efeb1SAntonio Nino Diaz /* 226e29efeb1SAntonio Nino Diaz * Boot information passed to a secure partition during initialisation. Linear 227e29efeb1SAntonio Nino Diaz * indices in MP information will be filled at runtime. 228e29efeb1SAntonio Nino Diaz */ 229aeaa225cSPaul Beesley static spm_mm_mp_info_t sp_mp_info[] = { 230e29efeb1SAntonio Nino Diaz [0] = {0x80000000, 0}, 231e29efeb1SAntonio Nino Diaz [1] = {0x80000001, 0}, 232e29efeb1SAntonio Nino Diaz [2] = {0x80000002, 0}, 233e29efeb1SAntonio Nino Diaz [3] = {0x80000003, 0}, 234e29efeb1SAntonio Nino Diaz [4] = {0x80000100, 0}, 235e29efeb1SAntonio Nino Diaz [5] = {0x80000101, 0}, 236e29efeb1SAntonio Nino Diaz [6] = {0x80000102, 0}, 237e29efeb1SAntonio Nino Diaz [7] = {0x80000103, 0}, 238e29efeb1SAntonio Nino Diaz }; 239e29efeb1SAntonio Nino Diaz 240aeaa225cSPaul Beesley const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = { 241e29efeb1SAntonio Nino Diaz .h.type = PARAM_SP_IMAGE_BOOT_INFO, 242e29efeb1SAntonio Nino Diaz .h.version = VERSION_1, 243aeaa225cSPaul Beesley .h.size = sizeof(spm_mm_boot_info_t), 244e29efeb1SAntonio Nino Diaz .h.attr = 0, 245e29efeb1SAntonio Nino Diaz .sp_mem_base = ARM_SP_IMAGE_BASE, 246e29efeb1SAntonio Nino Diaz .sp_mem_limit = ARM_SP_IMAGE_LIMIT, 247e29efeb1SAntonio Nino Diaz .sp_image_base = ARM_SP_IMAGE_BASE, 248e29efeb1SAntonio Nino Diaz .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE, 249e29efeb1SAntonio Nino Diaz .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE, 2500560efb9SArd Biesheuvel .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE, 251e29efeb1SAntonio Nino Diaz .sp_shared_buf_base = PLAT_SPM_BUF_BASE, 252e29efeb1SAntonio Nino Diaz .sp_image_size = ARM_SP_IMAGE_SIZE, 253e29efeb1SAntonio Nino Diaz .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE, 254e29efeb1SAntonio Nino Diaz .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE, 2550560efb9SArd Biesheuvel .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE, 256e29efeb1SAntonio Nino Diaz .sp_shared_buf_size = PLAT_SPM_BUF_SIZE, 257e29efeb1SAntonio Nino Diaz .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS, 258e29efeb1SAntonio Nino Diaz .num_cpus = PLATFORM_CORE_COUNT, 259e29efeb1SAntonio Nino Diaz .mp_info = &sp_mp_info[0], 260e29efeb1SAntonio Nino Diaz }; 261e29efeb1SAntonio Nino Diaz 262e29efeb1SAntonio Nino Diaz const struct mmap_region *plat_get_secure_partition_mmap(void *cookie) 263e29efeb1SAntonio Nino Diaz { 264e29efeb1SAntonio Nino Diaz return plat_arm_secure_partition_mmap; 265e29efeb1SAntonio Nino Diaz } 266e29efeb1SAntonio Nino Diaz 267aeaa225cSPaul Beesley const struct spm_mm_boot_info *plat_get_secure_partition_boot_info( 268e29efeb1SAntonio Nino Diaz void *cookie) 269e29efeb1SAntonio Nino Diaz { 270e29efeb1SAntonio Nino Diaz return &plat_arm_secure_partition_boot_info; 271e29efeb1SAntonio Nino Diaz } 272e29efeb1SAntonio Nino Diaz #endif 273e29efeb1SAntonio Nino Diaz 2743e4b8fdcSSoby Mathew /******************************************************************************* 2753e4b8fdcSSoby Mathew * A single boot loader stack is expected to work on both the Foundation FVP 2763e4b8fdcSSoby Mathew * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The 2773e4b8fdcSSoby Mathew * SYS_ID register provides a mechanism for detecting the differences between 2783e4b8fdcSSoby Mathew * these platforms. This information is stored in a per-BL array to allow the 2793e4b8fdcSSoby Mathew * code to take the correct path.Per BL platform configuration. 2803e4b8fdcSSoby Mathew ******************************************************************************/ 2814d010d0dSDaniel Boulby void __init fvp_config_setup(void) 2823e4b8fdcSSoby Mathew { 2833e4b8fdcSSoby Mathew unsigned int rev, hbi, bld, arch, sys_id; 2843e4b8fdcSSoby Mathew 2853e4b8fdcSSoby Mathew sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID); 2863e4b8fdcSSoby Mathew rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK; 2873e4b8fdcSSoby Mathew hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK; 2883e4b8fdcSSoby Mathew bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK; 2893e4b8fdcSSoby Mathew arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK; 2903e4b8fdcSSoby Mathew 2913e4b8fdcSSoby Mathew if (arch != ARCH_MODEL) { 2923e4b8fdcSSoby Mathew ERROR("This firmware is for FVP models\n"); 2933e4b8fdcSSoby Mathew panic(); 2943e4b8fdcSSoby Mathew } 2953e4b8fdcSSoby Mathew 2963e4b8fdcSSoby Mathew /* 2973e4b8fdcSSoby Mathew * The build field in the SYS_ID tells which variant of the GIC 2983e4b8fdcSSoby Mathew * memory is implemented by the model. 2993e4b8fdcSSoby Mathew */ 3003e4b8fdcSSoby Mathew switch (bld) { 3013e4b8fdcSSoby Mathew case BLD_GIC_VE_MMAP: 30221a3973dSSoby Mathew ERROR("Legacy Versatile Express memory map for GIC peripheral" 30321a3973dSSoby Mathew " is not supported\n"); 3043e4b8fdcSSoby Mathew panic(); 3053e4b8fdcSSoby Mathew break; 3063e4b8fdcSSoby Mathew case BLD_GIC_A53A57_MMAP: 3073e4b8fdcSSoby Mathew break; 3083e4b8fdcSSoby Mathew default: 3093e4b8fdcSSoby Mathew ERROR("Unsupported board build %x\n", bld); 3103e4b8fdcSSoby Mathew panic(); 3113e4b8fdcSSoby Mathew } 3123e4b8fdcSSoby Mathew 3133e4b8fdcSSoby Mathew /* 3143e4b8fdcSSoby Mathew * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010 3153e4b8fdcSSoby Mathew * for the Foundation FVP. 3163e4b8fdcSSoby Mathew */ 3173e4b8fdcSSoby Mathew switch (hbi) { 3183e4b8fdcSSoby Mathew case HBI_FOUNDATION_FVP: 3193e4b8fdcSSoby Mathew arm_config.flags = 0; 3203e4b8fdcSSoby Mathew 3213e4b8fdcSSoby Mathew /* 3223e4b8fdcSSoby Mathew * Check for supported revisions of Foundation FVP 3233e4b8fdcSSoby Mathew * Allow future revisions to run but emit warning diagnostic 3243e4b8fdcSSoby Mathew */ 3253e4b8fdcSSoby Mathew switch (rev) { 3263e4b8fdcSSoby Mathew case REV_FOUNDATION_FVP_V2_0: 3273e4b8fdcSSoby Mathew case REV_FOUNDATION_FVP_V2_1: 3283e4b8fdcSSoby Mathew case REV_FOUNDATION_FVP_v9_1: 3294faa4a1dSSandrine Bailleux case REV_FOUNDATION_FVP_v9_6: 3303e4b8fdcSSoby Mathew break; 3313e4b8fdcSSoby Mathew default: 3323e4b8fdcSSoby Mathew WARN("Unrecognized Foundation FVP revision %x\n", rev); 3333e4b8fdcSSoby Mathew break; 3343e4b8fdcSSoby Mathew } 3353e4b8fdcSSoby Mathew break; 3363e4b8fdcSSoby Mathew case HBI_BASE_FVP: 337955242d8SJeenu Viswambharan arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC); 3383e4b8fdcSSoby Mathew 3393e4b8fdcSSoby Mathew /* 3403e4b8fdcSSoby Mathew * Check for supported revisions 3413e4b8fdcSSoby Mathew * Allow future revisions to run but emit warning diagnostic 3423e4b8fdcSSoby Mathew */ 3433e4b8fdcSSoby Mathew switch (rev) { 3443e4b8fdcSSoby Mathew case REV_BASE_FVP_V0: 345955242d8SJeenu Viswambharan arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400; 346955242d8SJeenu Viswambharan break; 347955242d8SJeenu Viswambharan case REV_BASE_FVP_REVC: 3488431635bSIsla Mitchell arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 | 349955242d8SJeenu Viswambharan ARM_CONFIG_FVP_HAS_CCI5XX); 3503e4b8fdcSSoby Mathew break; 3513e4b8fdcSSoby Mathew default: 3523e4b8fdcSSoby Mathew WARN("Unrecognized Base FVP revision %x\n", rev); 3533e4b8fdcSSoby Mathew break; 3543e4b8fdcSSoby Mathew } 3553e4b8fdcSSoby Mathew break; 3563e4b8fdcSSoby Mathew default: 3573e4b8fdcSSoby Mathew ERROR("Unsupported board HBI number 0x%x\n", hbi); 3583e4b8fdcSSoby Mathew panic(); 3593e4b8fdcSSoby Mathew } 3608431635bSIsla Mitchell 3618431635bSIsla Mitchell /* 3628431635bSIsla Mitchell * We assume that the presence of MT bit, and therefore shifted 3638431635bSIsla Mitchell * affinities, is uniform across the platform: either all CPUs, or no 3648431635bSIsla Mitchell * CPUs implement it. 3658431635bSIsla Mitchell */ 366583e0791SAntonio Nino Diaz if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U) 3678431635bSIsla Mitchell arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF; 3683e4b8fdcSSoby Mathew } 3693e4b8fdcSSoby Mathew 3703e4b8fdcSSoby Mathew 3714d010d0dSDaniel Boulby void __init fvp_interconnect_init(void) 3723e4b8fdcSSoby Mathew { 37371237876SSoby Mathew #if FVP_INTERCONNECT_DRIVER == FVP_CCN 37471237876SSoby Mathew if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) { 375583e0791SAntonio Nino Diaz ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported"); 37671237876SSoby Mathew panic(); 37771237876SSoby Mathew } 378955242d8SJeenu Viswambharan 3793e4b8fdcSSoby Mathew plat_arm_interconnect_init(); 380955242d8SJeenu Viswambharan #else 381583e0791SAntonio Nino Diaz uintptr_t cci_base = 0U; 382583e0791SAntonio Nino Diaz const int *cci_map = NULL; 383583e0791SAntonio Nino Diaz unsigned int map_size = 0U; 384955242d8SJeenu Viswambharan 385955242d8SJeenu Viswambharan /* Initialize the right interconnect */ 386583e0791SAntonio Nino Diaz if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) { 387955242d8SJeenu Viswambharan cci_base = PLAT_FVP_CCI5XX_BASE; 388955242d8SJeenu Viswambharan cci_map = fvp_cci5xx_map; 389955242d8SJeenu Viswambharan map_size = ARRAY_SIZE(fvp_cci5xx_map); 390583e0791SAntonio Nino Diaz } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) { 391955242d8SJeenu Viswambharan cci_base = PLAT_FVP_CCI400_BASE; 392955242d8SJeenu Viswambharan cci_map = fvp_cci400_map; 393955242d8SJeenu Viswambharan map_size = ARRAY_SIZE(fvp_cci400_map); 394583e0791SAntonio Nino Diaz } else { 395583e0791SAntonio Nino Diaz return; 396955242d8SJeenu Viswambharan } 397955242d8SJeenu Viswambharan 398583e0791SAntonio Nino Diaz assert(cci_base != 0U); 399583e0791SAntonio Nino Diaz assert(cci_map != NULL); 400955242d8SJeenu Viswambharan cci_init(cci_base, cci_map, map_size); 401955242d8SJeenu Viswambharan #endif 40271237876SSoby Mathew } 4033e4b8fdcSSoby Mathew 4043e4b8fdcSSoby Mathew void fvp_interconnect_enable(void) 4053e4b8fdcSSoby Mathew { 406955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER == FVP_CCN 4073e4b8fdcSSoby Mathew plat_arm_interconnect_enter_coherency(); 408955242d8SJeenu Viswambharan #else 409955242d8SJeenu Viswambharan unsigned int master; 410955242d8SJeenu Viswambharan 411583e0791SAntonio Nino Diaz if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 | 412583e0791SAntonio Nino Diaz ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) { 413955242d8SJeenu Viswambharan master = get_interconnect_master(); 414955242d8SJeenu Viswambharan cci_enable_snoop_dvm_reqs(master); 415955242d8SJeenu Viswambharan } 416955242d8SJeenu Viswambharan #endif 4173e4b8fdcSSoby Mathew } 4183e4b8fdcSSoby Mathew 4193e4b8fdcSSoby Mathew void fvp_interconnect_disable(void) 4203e4b8fdcSSoby Mathew { 421955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER == FVP_CCN 4223e4b8fdcSSoby Mathew plat_arm_interconnect_exit_coherency(); 423955242d8SJeenu Viswambharan #else 424955242d8SJeenu Viswambharan unsigned int master; 425955242d8SJeenu Viswambharan 426583e0791SAntonio Nino Diaz if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 | 427583e0791SAntonio Nino Diaz ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) { 428955242d8SJeenu Viswambharan master = get_interconnect_master(); 429955242d8SJeenu Viswambharan cci_disable_snoop_dvm_reqs(master); 430955242d8SJeenu Viswambharan } 431955242d8SJeenu Viswambharan #endif 4323e4b8fdcSSoby Mathew } 433ba597da7SJohn Tsichritzis 43460e19f57SAntonio Nino Diaz #if TRUSTED_BOARD_BOOT 435ba597da7SJohn Tsichritzis int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size) 436ba597da7SJohn Tsichritzis { 437ba597da7SJohn Tsichritzis assert(heap_addr != NULL); 438ba597da7SJohn Tsichritzis assert(heap_size != NULL); 439ba597da7SJohn Tsichritzis 440ba597da7SJohn Tsichritzis return arm_get_mbedtls_heap(heap_addr, heap_size); 441ba597da7SJohn Tsichritzis } 442ba597da7SJohn Tsichritzis #endif 4431b597c22SAlexei Fedorov 4441b597c22SAlexei Fedorov void fvp_timer_init(void) 4451b597c22SAlexei Fedorov { 446fddfb3baSMadhukar Pappireddy #if USE_SP804_TIMER 4471b597c22SAlexei Fedorov /* Enable the clock override for SP804 timer 0, which means that no 4481b597c22SAlexei Fedorov * clock dividers are applied and the raw (35MHz) clock will be used. 4491b597c22SAlexei Fedorov */ 4501b597c22SAlexei Fedorov mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV); 4511b597c22SAlexei Fedorov 4521b597c22SAlexei Fedorov /* Initialize delay timer driver using SP804 dual timer 0 */ 4531b597c22SAlexei Fedorov sp804_timer_init(V2M_SP804_TIMER0_BASE, 4541b597c22SAlexei Fedorov SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV); 4551b597c22SAlexei Fedorov #else 4561b597c22SAlexei Fedorov generic_delay_timer_init(); 4571b597c22SAlexei Fedorov 4581b597c22SAlexei Fedorov /* Enable System level generic timer */ 4591b597c22SAlexei Fedorov mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF, 4601b597c22SAlexei Fedorov CNTCR_FCREQ(0U) | CNTCR_EN); 461fddfb3baSMadhukar Pappireddy #endif /* USE_SP804_TIMER */ 4621b597c22SAlexei Fedorov } 463ed9653ffSManish V Badarkhe 464ed9653ffSManish V Badarkhe /***************************************************************************** 465ed9653ffSManish V Badarkhe * plat_is_smccc_feature_available() - This function checks whether SMCCC 466ed9653ffSManish V Badarkhe * feature is availabile for platform. 467ed9653ffSManish V Badarkhe * @fid: SMCCC function id 468ed9653ffSManish V Badarkhe * 469ed9653ffSManish V Badarkhe * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and 470ed9653ffSManish V Badarkhe * SMC_ARCH_CALL_NOT_SUPPORTED otherwise. 471ed9653ffSManish V Badarkhe *****************************************************************************/ 472ed9653ffSManish V Badarkhe int32_t plat_is_smccc_feature_available(u_register_t fid) 473ed9653ffSManish V Badarkhe { 474ed9653ffSManish V Badarkhe switch (fid) { 475ed9653ffSManish V Badarkhe case SMCCC_ARCH_SOC_ID: 476ed9653ffSManish V Badarkhe return SMC_ARCH_CALL_SUCCESS; 477ed9653ffSManish V Badarkhe default: 478ed9653ffSManish V Badarkhe return SMC_ARCH_CALL_NOT_SUPPORTED; 479ed9653ffSManish V Badarkhe } 480ed9653ffSManish V Badarkhe } 481ed9653ffSManish V Badarkhe 482ed9653ffSManish V Badarkhe /* Get SOC version */ 483ed9653ffSManish V Badarkhe int32_t plat_get_soc_version(void) 484ed9653ffSManish V Badarkhe { 485ed9653ffSManish V Badarkhe return (int32_t) 486ed9653ffSManish V Badarkhe ((ARM_SOC_IDENTIFICATION_CODE << ARM_SOC_IDENTIFICATION_SHIFT) 487ed9653ffSManish V Badarkhe | (ARM_SOC_CONTINUATION_CODE << ARM_SOC_CONTINUATION_SHIFT) 488ed9653ffSManish V Badarkhe | FVP_SOC_ID); 489ed9653ffSManish V Badarkhe } 490ed9653ffSManish V Badarkhe 491ed9653ffSManish V Badarkhe /* Get SOC revision */ 492ed9653ffSManish V Badarkhe int32_t plat_get_soc_revision(void) 493ed9653ffSManish V Badarkhe { 494ed9653ffSManish V Badarkhe unsigned int sys_id; 495ed9653ffSManish V Badarkhe 496ed9653ffSManish V Badarkhe sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID); 497ed9653ffSManish V Badarkhe return (int32_t)((sys_id >> V2M_SYS_ID_REV_SHIFT) & 498ed9653ffSManish V Badarkhe V2M_SYS_ID_REV_MASK); 499ed9653ffSManish V Badarkhe } 500