xref: /rk3399_ARM-atf/plat/arm/board/fvp/fvp_common.c (revision e0cea7831f21f6d5fe12fe464c5b618d1176c1c9)
13e4b8fdcSSoby Mathew /*
2*e0cea783SManish V Badarkhe  * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
33e4b8fdcSSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
53e4b8fdcSSoby Mathew  */
63e4b8fdcSSoby Mathew 
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz 
909d40e0eSAntonio Nino Diaz #include <common/debug.h>
1009d40e0eSAntonio Nino Diaz #include <drivers/arm/cci.h>
1109d40e0eSAntonio Nino Diaz #include <drivers/arm/ccn.h>
1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h>
131b597c22SAlexei Fedorov #include <drivers/arm/sp804_delay_timer.h>
141b597c22SAlexei Fedorov #include <drivers/generic_delay_timer.h>
1509d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
16ed9653ffSManish V Badarkhe #include <lib/smccc.h>
1709d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_compat.h>
18234bc7f8SAntonio Nino Diaz #include <platform_def.h>
19ed9653ffSManish V Badarkhe #include <services/arm_arch_svc.h>
209d9ae976SOlivier Deprez #if SPM_MM
21aeaa225cSPaul Beesley #include <services/spm_mm_partition.h>
229d9ae976SOlivier Deprez #endif
2309d40e0eSAntonio Nino Diaz 
24ed9653ffSManish V Badarkhe #include <plat/arm/common/arm_config.h>
25ed9653ffSManish V Badarkhe #include <plat/arm/common/plat_arm.h>
26ed9653ffSManish V Badarkhe #include <plat/common/platform.h>
27ed9653ffSManish V Badarkhe 
281af540efSRoberto Vargas #include "fvp_private.h"
293e4b8fdcSSoby Mathew 
303e4b8fdcSSoby Mathew /* Defines for GIC Driver build time selection */
313e4b8fdcSSoby Mathew #define FVP_GICV2		1
323e4b8fdcSSoby Mathew #define FVP_GICV3		2
333e4b8fdcSSoby Mathew 
343e4b8fdcSSoby Mathew /*******************************************************************************
353e4b8fdcSSoby Mathew  * arm_config holds the characteristics of the differences between the three FVP
363e4b8fdcSSoby Mathew  * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
373e4b8fdcSSoby Mathew  * at each boot stage by the primary before enabling the MMU (to allow
383e4b8fdcSSoby Mathew  * interconnect configuration) & used thereafter. Each BL will have its own copy
393e4b8fdcSSoby Mathew  * to allow independent operation.
403e4b8fdcSSoby Mathew  ******************************************************************************/
413e4b8fdcSSoby Mathew arm_config_t arm_config;
423e4b8fdcSSoby Mathew 
433e4b8fdcSSoby Mathew #define MAP_DEVICE0	MAP_REGION_FLAT(DEVICE0_BASE,			\
443e4b8fdcSSoby Mathew 					DEVICE0_SIZE,			\
453e4b8fdcSSoby Mathew 					MT_DEVICE | MT_RW | MT_SECURE)
463e4b8fdcSSoby Mathew 
473e4b8fdcSSoby Mathew #define MAP_DEVICE1	MAP_REGION_FLAT(DEVICE1_BASE,			\
483e4b8fdcSSoby Mathew 					DEVICE1_SIZE,			\
493e4b8fdcSSoby Mathew 					MT_DEVICE | MT_RW | MT_SECURE)
503e4b8fdcSSoby Mathew 
51284c3d67SSandrine Bailleux /*
52284c3d67SSandrine Bailleux  * Need to be mapped with write permissions in order to set a new non-volatile
53284c3d67SSandrine Bailleux  * counter value.
54284c3d67SSandrine Bailleux  */
553e4b8fdcSSoby Mathew #define MAP_DEVICE2	MAP_REGION_FLAT(DEVICE2_BASE,			\
563e4b8fdcSSoby Mathew 					DEVICE2_SIZE,			\
57fe7de035SAntonio Nino Diaz 					MT_DEVICE | MT_RW | MT_SECURE)
583e4b8fdcSSoby Mathew 
593e4b8fdcSSoby Mathew /*
60b5fa6563SSandrine Bailleux  * Table of memory regions for various BL stages to map using the MMU.
610916c38dSRoberto Vargas  * This doesn't include Trusted SRAM as setup_page_tables() already takes care
620916c38dSRoberto Vargas  * of mapping it.
6391fad655SSandrine Bailleux  *
6491fad655SSandrine Bailleux  * The flash needs to be mapped as writable in order to erase the FIP's Table of
6591fad655SSandrine Bailleux  * Contents in case of unrecoverable error (see plat_error_handler()).
663e4b8fdcSSoby Mathew  */
673d8256b2SMasahiro Yamada #ifdef IMAGE_BL1
683e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
693e4b8fdcSSoby Mathew 	ARM_MAP_SHARED_RAM,
703e4b8fdcSSoby Mathew 	V2M_MAP_FLASH0_RW,
713e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
723e4b8fdcSSoby Mathew 	MAP_DEVICE0,
73*e0cea783SManish V Badarkhe #if FVP_INTERCONNECT_DRIVER == FVP_CCN
743e4b8fdcSSoby Mathew 	MAP_DEVICE1,
75*e0cea783SManish V Badarkhe #endif
763e4b8fdcSSoby Mathew #if TRUSTED_BOARD_BOOT
77284c3d67SSandrine Bailleux 	/* To access the Root of Trust Public Key registers. */
78284c3d67SSandrine Bailleux 	MAP_DEVICE2,
79284c3d67SSandrine Bailleux 	/* Map DRAM to authenticate NS_BL2U image. */
803e4b8fdcSSoby Mathew 	ARM_MAP_NS_DRAM1,
813e4b8fdcSSoby Mathew #endif
823e4b8fdcSSoby Mathew 	{0}
833e4b8fdcSSoby Mathew };
843e4b8fdcSSoby Mathew #endif
853d8256b2SMasahiro Yamada #ifdef IMAGE_BL2
863e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
873e4b8fdcSSoby Mathew 	ARM_MAP_SHARED_RAM,
883e4b8fdcSSoby Mathew 	V2M_MAP_FLASH0_RW,
893e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
903e4b8fdcSSoby Mathew 	MAP_DEVICE0,
91*e0cea783SManish V Badarkhe #if FVP_INTERCONNECT_DRIVER == FVP_CCN
923e4b8fdcSSoby Mathew 	MAP_DEVICE1,
93*e0cea783SManish V Badarkhe #endif
943e4b8fdcSSoby Mathew 	ARM_MAP_NS_DRAM1,
95402b3cf8SJulius Werner #ifdef __aarch64__
96b09ba056SRoberto Vargas 	ARM_MAP_DRAM2,
97b09ba056SRoberto Vargas #endif
9864758c97SAchin Gupta #if defined(SPD_spmd)
9964758c97SAchin Gupta 	ARM_MAP_TRUSTED_DRAM,
10064758c97SAchin Gupta #endif
1013eb2d672SSandrine Bailleux #ifdef SPD_tspd
1023e4b8fdcSSoby Mathew 	ARM_MAP_TSP_SEC_MEM,
1033eb2d672SSandrine Bailleux #endif
104284c3d67SSandrine Bailleux #if TRUSTED_BOARD_BOOT
105284c3d67SSandrine Bailleux 	/* To access the Root of Trust Public Key registers. */
106284c3d67SSandrine Bailleux 	MAP_DEVICE2,
10760e19f57SAntonio Nino Diaz #if !BL2_AT_EL3
108ba597da7SJohn Tsichritzis 	ARM_MAP_BL1_RW,
10960e19f57SAntonio Nino Diaz #endif
110ba597da7SJohn Tsichritzis #endif /* TRUSTED_BOARD_BOOT */
1113f3c341aSPaul Beesley #if SPM_MM
112e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_MMAP,
113e29efeb1SAntonio Nino Diaz #endif
1143e4b8fdcSSoby Mathew #if ARM_BL31_IN_DRAM
1153e4b8fdcSSoby Mathew 	ARM_MAP_BL31_SEC_DRAM,
1163e4b8fdcSSoby Mathew #endif
117810d9213SJens Wiklander #ifdef SPD_opteed
118b3ba6fdaSSoby Mathew 	ARM_MAP_OPTEE_CORE_MEM,
119810d9213SJens Wiklander 	ARM_OPTEE_PAGEABLE_LOAD_MEM,
120810d9213SJens Wiklander #endif
1213e4b8fdcSSoby Mathew 	{0}
1223e4b8fdcSSoby Mathew };
1233e4b8fdcSSoby Mathew #endif
1243d8256b2SMasahiro Yamada #ifdef IMAGE_BL2U
1253e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
1263e4b8fdcSSoby Mathew 	MAP_DEVICE0,
1273e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
1283e4b8fdcSSoby Mathew 	{0}
1293e4b8fdcSSoby Mathew };
1303e4b8fdcSSoby Mathew #endif
1313d8256b2SMasahiro Yamada #ifdef IMAGE_BL31
1323e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
1333e4b8fdcSSoby Mathew 	ARM_MAP_SHARED_RAM,
134992f091bSAmbroise Vincent #if USE_DEBUGFS
135992f091bSAmbroise Vincent 	/* Required by devfip, can be removed if devfip is not used */
136992f091bSAmbroise Vincent 	V2M_MAP_FLASH0_RW,
137992f091bSAmbroise Vincent #endif /* USE_DEBUGFS */
138e35a3fb5SSoby Mathew 	ARM_MAP_EL3_TZC_DRAM,
1393e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
1403e4b8fdcSSoby Mathew 	MAP_DEVICE0,
1413e4b8fdcSSoby Mathew 	MAP_DEVICE1,
142f145403cSRoberto Vargas 	ARM_V2M_MAP_MEM_PROTECT,
1433f3c341aSPaul Beesley #if SPM_MM
144e29efeb1SAntonio Nino Diaz 	ARM_SPM_BUF_EL3_MMAP,
145e29efeb1SAntonio Nino Diaz #endif
14626d1e0c3SMadhukar Pappireddy 	/* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
147493545b3SMadhukar Pappireddy 	ARM_DTB_DRAM_NS,
1483e4b8fdcSSoby Mathew 	{0}
1493e4b8fdcSSoby Mathew };
150e29efeb1SAntonio Nino Diaz 
1513f3c341aSPaul Beesley #if defined(IMAGE_BL31) && SPM_MM
152e29efeb1SAntonio Nino Diaz const mmap_region_t plat_arm_secure_partition_mmap[] = {
153e29efeb1SAntonio Nino Diaz 	V2M_MAP_IOFPGA_EL0, /* for the UART */
154c4fa1739SSandrine Bailleux 	MAP_REGION_FLAT(DEVICE0_BASE,				\
155c4fa1739SSandrine Bailleux 			DEVICE0_SIZE,				\
156c4fa1739SSandrine Bailleux 			MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
157e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_MMAP,
158e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_NS_BUF_MMAP,
159e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_RW_MMAP,
160e29efeb1SAntonio Nino Diaz 	ARM_SPM_BUF_EL0_MMAP,
161e29efeb1SAntonio Nino Diaz 	{0}
162e29efeb1SAntonio Nino Diaz };
163e29efeb1SAntonio Nino Diaz #endif
1643e4b8fdcSSoby Mathew #endif
1653d8256b2SMasahiro Yamada #ifdef IMAGE_BL32
1663e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
167402b3cf8SJulius Werner #ifndef __aarch64__
168877cf3ffSSoby Mathew 	ARM_MAP_SHARED_RAM,
169950c6956SJoel Hutton 	ARM_V2M_MAP_MEM_PROTECT,
170877cf3ffSSoby Mathew #endif
1713e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
1723e4b8fdcSSoby Mathew 	MAP_DEVICE0,
1733e4b8fdcSSoby Mathew 	MAP_DEVICE1,
17426d1e0c3SMadhukar Pappireddy 	/* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
175493545b3SMadhukar Pappireddy 	ARM_DTB_DRAM_NS,
1763e4b8fdcSSoby Mathew 	{0}
1773e4b8fdcSSoby Mathew };
1783e4b8fdcSSoby Mathew #endif
1793e4b8fdcSSoby Mathew 
1803e4b8fdcSSoby Mathew ARM_CASSERT_MMAP
1813e4b8fdcSSoby Mathew 
182955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER != FVP_CCN
183955242d8SJeenu Viswambharan static const int fvp_cci400_map[] = {
184955242d8SJeenu Viswambharan 	PLAT_FVP_CCI400_CLUS0_SL_PORT,
185955242d8SJeenu Viswambharan 	PLAT_FVP_CCI400_CLUS1_SL_PORT,
186955242d8SJeenu Viswambharan };
187955242d8SJeenu Viswambharan 
188955242d8SJeenu Viswambharan static const int fvp_cci5xx_map[] = {
189955242d8SJeenu Viswambharan 	PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
190955242d8SJeenu Viswambharan 	PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
191955242d8SJeenu Viswambharan };
192955242d8SJeenu Viswambharan 
193955242d8SJeenu Viswambharan static unsigned int get_interconnect_master(void)
194955242d8SJeenu Viswambharan {
195955242d8SJeenu Viswambharan 	unsigned int master;
196955242d8SJeenu Viswambharan 	u_register_t mpidr;
197955242d8SJeenu Viswambharan 
198955242d8SJeenu Viswambharan 	mpidr = read_mpidr_el1();
199583e0791SAntonio Nino Diaz 	master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
200955242d8SJeenu Viswambharan 		MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
201955242d8SJeenu Viswambharan 
202955242d8SJeenu Viswambharan 	assert(master < FVP_CLUSTER_COUNT);
203955242d8SJeenu Viswambharan 	return master;
204955242d8SJeenu Viswambharan }
205955242d8SJeenu Viswambharan #endif
2063e4b8fdcSSoby Mathew 
2073f3c341aSPaul Beesley #if defined(IMAGE_BL31) && SPM_MM
208e29efeb1SAntonio Nino Diaz /*
209e29efeb1SAntonio Nino Diaz  * Boot information passed to a secure partition during initialisation. Linear
210e29efeb1SAntonio Nino Diaz  * indices in MP information will be filled at runtime.
211e29efeb1SAntonio Nino Diaz  */
212aeaa225cSPaul Beesley static spm_mm_mp_info_t sp_mp_info[] = {
213e29efeb1SAntonio Nino Diaz 	[0] = {0x80000000, 0},
214e29efeb1SAntonio Nino Diaz 	[1] = {0x80000001, 0},
215e29efeb1SAntonio Nino Diaz 	[2] = {0x80000002, 0},
216e29efeb1SAntonio Nino Diaz 	[3] = {0x80000003, 0},
217e29efeb1SAntonio Nino Diaz 	[4] = {0x80000100, 0},
218e29efeb1SAntonio Nino Diaz 	[5] = {0x80000101, 0},
219e29efeb1SAntonio Nino Diaz 	[6] = {0x80000102, 0},
220e29efeb1SAntonio Nino Diaz 	[7] = {0x80000103, 0},
221e29efeb1SAntonio Nino Diaz };
222e29efeb1SAntonio Nino Diaz 
223aeaa225cSPaul Beesley const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = {
224e29efeb1SAntonio Nino Diaz 	.h.type              = PARAM_SP_IMAGE_BOOT_INFO,
225e29efeb1SAntonio Nino Diaz 	.h.version           = VERSION_1,
226aeaa225cSPaul Beesley 	.h.size              = sizeof(spm_mm_boot_info_t),
227e29efeb1SAntonio Nino Diaz 	.h.attr              = 0,
228e29efeb1SAntonio Nino Diaz 	.sp_mem_base         = ARM_SP_IMAGE_BASE,
229e29efeb1SAntonio Nino Diaz 	.sp_mem_limit        = ARM_SP_IMAGE_LIMIT,
230e29efeb1SAntonio Nino Diaz 	.sp_image_base       = ARM_SP_IMAGE_BASE,
231e29efeb1SAntonio Nino Diaz 	.sp_stack_base       = PLAT_SP_IMAGE_STACK_BASE,
232e29efeb1SAntonio Nino Diaz 	.sp_heap_base        = ARM_SP_IMAGE_HEAP_BASE,
2330560efb9SArd Biesheuvel 	.sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
234e29efeb1SAntonio Nino Diaz 	.sp_shared_buf_base  = PLAT_SPM_BUF_BASE,
235e29efeb1SAntonio Nino Diaz 	.sp_image_size       = ARM_SP_IMAGE_SIZE,
236e29efeb1SAntonio Nino Diaz 	.sp_pcpu_stack_size  = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
237e29efeb1SAntonio Nino Diaz 	.sp_heap_size        = ARM_SP_IMAGE_HEAP_SIZE,
2380560efb9SArd Biesheuvel 	.sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
239e29efeb1SAntonio Nino Diaz 	.sp_shared_buf_size  = PLAT_SPM_BUF_SIZE,
240e29efeb1SAntonio Nino Diaz 	.num_sp_mem_regions  = ARM_SP_IMAGE_NUM_MEM_REGIONS,
241e29efeb1SAntonio Nino Diaz 	.num_cpus            = PLATFORM_CORE_COUNT,
242e29efeb1SAntonio Nino Diaz 	.mp_info             = &sp_mp_info[0],
243e29efeb1SAntonio Nino Diaz };
244e29efeb1SAntonio Nino Diaz 
245e29efeb1SAntonio Nino Diaz const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
246e29efeb1SAntonio Nino Diaz {
247e29efeb1SAntonio Nino Diaz 	return plat_arm_secure_partition_mmap;
248e29efeb1SAntonio Nino Diaz }
249e29efeb1SAntonio Nino Diaz 
250aeaa225cSPaul Beesley const struct spm_mm_boot_info *plat_get_secure_partition_boot_info(
251e29efeb1SAntonio Nino Diaz 		void *cookie)
252e29efeb1SAntonio Nino Diaz {
253e29efeb1SAntonio Nino Diaz 	return &plat_arm_secure_partition_boot_info;
254e29efeb1SAntonio Nino Diaz }
255e29efeb1SAntonio Nino Diaz #endif
256e29efeb1SAntonio Nino Diaz 
2573e4b8fdcSSoby Mathew /*******************************************************************************
2583e4b8fdcSSoby Mathew  * A single boot loader stack is expected to work on both the Foundation FVP
2593e4b8fdcSSoby Mathew  * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
2603e4b8fdcSSoby Mathew  * SYS_ID register provides a mechanism for detecting the differences between
2613e4b8fdcSSoby Mathew  * these platforms. This information is stored in a per-BL array to allow the
2623e4b8fdcSSoby Mathew  * code to take the correct path.Per BL platform configuration.
2633e4b8fdcSSoby Mathew  ******************************************************************************/
2644d010d0dSDaniel Boulby void __init fvp_config_setup(void)
2653e4b8fdcSSoby Mathew {
2663e4b8fdcSSoby Mathew 	unsigned int rev, hbi, bld, arch, sys_id;
2673e4b8fdcSSoby Mathew 
2683e4b8fdcSSoby Mathew 	sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
2693e4b8fdcSSoby Mathew 	rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
2703e4b8fdcSSoby Mathew 	hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
2713e4b8fdcSSoby Mathew 	bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
2723e4b8fdcSSoby Mathew 	arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
2733e4b8fdcSSoby Mathew 
2743e4b8fdcSSoby Mathew 	if (arch != ARCH_MODEL) {
2753e4b8fdcSSoby Mathew 		ERROR("This firmware is for FVP models\n");
2763e4b8fdcSSoby Mathew 		panic();
2773e4b8fdcSSoby Mathew 	}
2783e4b8fdcSSoby Mathew 
2793e4b8fdcSSoby Mathew 	/*
2803e4b8fdcSSoby Mathew 	 * The build field in the SYS_ID tells which variant of the GIC
2813e4b8fdcSSoby Mathew 	 * memory is implemented by the model.
2823e4b8fdcSSoby Mathew 	 */
2833e4b8fdcSSoby Mathew 	switch (bld) {
2843e4b8fdcSSoby Mathew 	case BLD_GIC_VE_MMAP:
28521a3973dSSoby Mathew 		ERROR("Legacy Versatile Express memory map for GIC peripheral"
28621a3973dSSoby Mathew 				" is not supported\n");
2873e4b8fdcSSoby Mathew 		panic();
2883e4b8fdcSSoby Mathew 		break;
2893e4b8fdcSSoby Mathew 	case BLD_GIC_A53A57_MMAP:
2903e4b8fdcSSoby Mathew 		break;
2913e4b8fdcSSoby Mathew 	default:
2923e4b8fdcSSoby Mathew 		ERROR("Unsupported board build %x\n", bld);
2933e4b8fdcSSoby Mathew 		panic();
2943e4b8fdcSSoby Mathew 	}
2953e4b8fdcSSoby Mathew 
2963e4b8fdcSSoby Mathew 	/*
2973e4b8fdcSSoby Mathew 	 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
2983e4b8fdcSSoby Mathew 	 * for the Foundation FVP.
2993e4b8fdcSSoby Mathew 	 */
3003e4b8fdcSSoby Mathew 	switch (hbi) {
3013e4b8fdcSSoby Mathew 	case HBI_FOUNDATION_FVP:
3023e4b8fdcSSoby Mathew 		arm_config.flags = 0;
3033e4b8fdcSSoby Mathew 
3043e4b8fdcSSoby Mathew 		/*
3053e4b8fdcSSoby Mathew 		 * Check for supported revisions of Foundation FVP
3063e4b8fdcSSoby Mathew 		 * Allow future revisions to run but emit warning diagnostic
3073e4b8fdcSSoby Mathew 		 */
3083e4b8fdcSSoby Mathew 		switch (rev) {
3093e4b8fdcSSoby Mathew 		case REV_FOUNDATION_FVP_V2_0:
3103e4b8fdcSSoby Mathew 		case REV_FOUNDATION_FVP_V2_1:
3113e4b8fdcSSoby Mathew 		case REV_FOUNDATION_FVP_v9_1:
3124faa4a1dSSandrine Bailleux 		case REV_FOUNDATION_FVP_v9_6:
3133e4b8fdcSSoby Mathew 			break;
3143e4b8fdcSSoby Mathew 		default:
3153e4b8fdcSSoby Mathew 			WARN("Unrecognized Foundation FVP revision %x\n", rev);
3163e4b8fdcSSoby Mathew 			break;
3173e4b8fdcSSoby Mathew 		}
3183e4b8fdcSSoby Mathew 		break;
3193e4b8fdcSSoby Mathew 	case HBI_BASE_FVP:
320955242d8SJeenu Viswambharan 		arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
3213e4b8fdcSSoby Mathew 
3223e4b8fdcSSoby Mathew 		/*
3233e4b8fdcSSoby Mathew 		 * Check for supported revisions
3243e4b8fdcSSoby Mathew 		 * Allow future revisions to run but emit warning diagnostic
3253e4b8fdcSSoby Mathew 		 */
3263e4b8fdcSSoby Mathew 		switch (rev) {
3273e4b8fdcSSoby Mathew 		case REV_BASE_FVP_V0:
328955242d8SJeenu Viswambharan 			arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
329955242d8SJeenu Viswambharan 			break;
330955242d8SJeenu Viswambharan 		case REV_BASE_FVP_REVC:
3318431635bSIsla Mitchell 			arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
332955242d8SJeenu Viswambharan 					ARM_CONFIG_FVP_HAS_CCI5XX);
3333e4b8fdcSSoby Mathew 			break;
3343e4b8fdcSSoby Mathew 		default:
3353e4b8fdcSSoby Mathew 			WARN("Unrecognized Base FVP revision %x\n", rev);
3363e4b8fdcSSoby Mathew 			break;
3373e4b8fdcSSoby Mathew 		}
3383e4b8fdcSSoby Mathew 		break;
3393e4b8fdcSSoby Mathew 	default:
3403e4b8fdcSSoby Mathew 		ERROR("Unsupported board HBI number 0x%x\n", hbi);
3413e4b8fdcSSoby Mathew 		panic();
3423e4b8fdcSSoby Mathew 	}
3438431635bSIsla Mitchell 
3448431635bSIsla Mitchell 	/*
3458431635bSIsla Mitchell 	 * We assume that the presence of MT bit, and therefore shifted
3468431635bSIsla Mitchell 	 * affinities, is uniform across the platform: either all CPUs, or no
3478431635bSIsla Mitchell 	 * CPUs implement it.
3488431635bSIsla Mitchell 	 */
349583e0791SAntonio Nino Diaz 	if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
3508431635bSIsla Mitchell 		arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
3513e4b8fdcSSoby Mathew }
3523e4b8fdcSSoby Mathew 
3533e4b8fdcSSoby Mathew 
3544d010d0dSDaniel Boulby void __init fvp_interconnect_init(void)
3553e4b8fdcSSoby Mathew {
35671237876SSoby Mathew #if FVP_INTERCONNECT_DRIVER == FVP_CCN
35771237876SSoby Mathew 	if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
358583e0791SAntonio Nino Diaz 		ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
35971237876SSoby Mathew 		panic();
36071237876SSoby Mathew 	}
361955242d8SJeenu Viswambharan 
3623e4b8fdcSSoby Mathew 	plat_arm_interconnect_init();
363955242d8SJeenu Viswambharan #else
364583e0791SAntonio Nino Diaz 	uintptr_t cci_base = 0U;
365583e0791SAntonio Nino Diaz 	const int *cci_map = NULL;
366583e0791SAntonio Nino Diaz 	unsigned int map_size = 0U;
367955242d8SJeenu Viswambharan 
368955242d8SJeenu Viswambharan 	/* Initialize the right interconnect */
369583e0791SAntonio Nino Diaz 	if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
370955242d8SJeenu Viswambharan 		cci_base = PLAT_FVP_CCI5XX_BASE;
371955242d8SJeenu Viswambharan 		cci_map = fvp_cci5xx_map;
372955242d8SJeenu Viswambharan 		map_size = ARRAY_SIZE(fvp_cci5xx_map);
373583e0791SAntonio Nino Diaz 	} else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
374955242d8SJeenu Viswambharan 		cci_base = PLAT_FVP_CCI400_BASE;
375955242d8SJeenu Viswambharan 		cci_map = fvp_cci400_map;
376955242d8SJeenu Viswambharan 		map_size = ARRAY_SIZE(fvp_cci400_map);
377583e0791SAntonio Nino Diaz 	} else {
378583e0791SAntonio Nino Diaz 		return;
379955242d8SJeenu Viswambharan 	}
380955242d8SJeenu Viswambharan 
381583e0791SAntonio Nino Diaz 	assert(cci_base != 0U);
382583e0791SAntonio Nino Diaz 	assert(cci_map != NULL);
383955242d8SJeenu Viswambharan 	cci_init(cci_base, cci_map, map_size);
384955242d8SJeenu Viswambharan #endif
38571237876SSoby Mathew }
3863e4b8fdcSSoby Mathew 
3873e4b8fdcSSoby Mathew void fvp_interconnect_enable(void)
3883e4b8fdcSSoby Mathew {
389955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER == FVP_CCN
3903e4b8fdcSSoby Mathew 	plat_arm_interconnect_enter_coherency();
391955242d8SJeenu Viswambharan #else
392955242d8SJeenu Viswambharan 	unsigned int master;
393955242d8SJeenu Viswambharan 
394583e0791SAntonio Nino Diaz 	if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
395583e0791SAntonio Nino Diaz 				 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
396955242d8SJeenu Viswambharan 		master = get_interconnect_master();
397955242d8SJeenu Viswambharan 		cci_enable_snoop_dvm_reqs(master);
398955242d8SJeenu Viswambharan 	}
399955242d8SJeenu Viswambharan #endif
4003e4b8fdcSSoby Mathew }
4013e4b8fdcSSoby Mathew 
4023e4b8fdcSSoby Mathew void fvp_interconnect_disable(void)
4033e4b8fdcSSoby Mathew {
404955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER == FVP_CCN
4053e4b8fdcSSoby Mathew 	plat_arm_interconnect_exit_coherency();
406955242d8SJeenu Viswambharan #else
407955242d8SJeenu Viswambharan 	unsigned int master;
408955242d8SJeenu Viswambharan 
409583e0791SAntonio Nino Diaz 	if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
410583e0791SAntonio Nino Diaz 				 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
411955242d8SJeenu Viswambharan 		master = get_interconnect_master();
412955242d8SJeenu Viswambharan 		cci_disable_snoop_dvm_reqs(master);
413955242d8SJeenu Viswambharan 	}
414955242d8SJeenu Viswambharan #endif
4153e4b8fdcSSoby Mathew }
416ba597da7SJohn Tsichritzis 
41760e19f57SAntonio Nino Diaz #if TRUSTED_BOARD_BOOT
418ba597da7SJohn Tsichritzis int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
419ba597da7SJohn Tsichritzis {
420ba597da7SJohn Tsichritzis 	assert(heap_addr != NULL);
421ba597da7SJohn Tsichritzis 	assert(heap_size != NULL);
422ba597da7SJohn Tsichritzis 
423ba597da7SJohn Tsichritzis 	return arm_get_mbedtls_heap(heap_addr, heap_size);
424ba597da7SJohn Tsichritzis }
425ba597da7SJohn Tsichritzis #endif
4261b597c22SAlexei Fedorov 
4271b597c22SAlexei Fedorov void fvp_timer_init(void)
4281b597c22SAlexei Fedorov {
429fddfb3baSMadhukar Pappireddy #if USE_SP804_TIMER
4301b597c22SAlexei Fedorov 	/* Enable the clock override for SP804 timer 0, which means that no
4311b597c22SAlexei Fedorov 	 * clock dividers are applied and the raw (35MHz) clock will be used.
4321b597c22SAlexei Fedorov 	 */
4331b597c22SAlexei Fedorov 	mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);
4341b597c22SAlexei Fedorov 
4351b597c22SAlexei Fedorov 	/* Initialize delay timer driver using SP804 dual timer 0 */
4361b597c22SAlexei Fedorov 	sp804_timer_init(V2M_SP804_TIMER0_BASE,
4371b597c22SAlexei Fedorov 			SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
4381b597c22SAlexei Fedorov #else
4391b597c22SAlexei Fedorov 	generic_delay_timer_init();
4401b597c22SAlexei Fedorov 
4411b597c22SAlexei Fedorov 	/* Enable System level generic timer */
4421b597c22SAlexei Fedorov 	mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
4431b597c22SAlexei Fedorov 			CNTCR_FCREQ(0U) | CNTCR_EN);
444fddfb3baSMadhukar Pappireddy #endif /* USE_SP804_TIMER */
4451b597c22SAlexei Fedorov }
446ed9653ffSManish V Badarkhe 
447ed9653ffSManish V Badarkhe /*****************************************************************************
448ed9653ffSManish V Badarkhe  * plat_is_smccc_feature_available() - This function checks whether SMCCC
449ed9653ffSManish V Badarkhe  *                                     feature is availabile for platform.
450ed9653ffSManish V Badarkhe  * @fid: SMCCC function id
451ed9653ffSManish V Badarkhe  *
452ed9653ffSManish V Badarkhe  * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
453ed9653ffSManish V Badarkhe  * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
454ed9653ffSManish V Badarkhe  *****************************************************************************/
455ed9653ffSManish V Badarkhe int32_t plat_is_smccc_feature_available(u_register_t fid)
456ed9653ffSManish V Badarkhe {
457ed9653ffSManish V Badarkhe 	switch (fid) {
458ed9653ffSManish V Badarkhe 	case SMCCC_ARCH_SOC_ID:
459ed9653ffSManish V Badarkhe 		return SMC_ARCH_CALL_SUCCESS;
460ed9653ffSManish V Badarkhe 	default:
461ed9653ffSManish V Badarkhe 		return SMC_ARCH_CALL_NOT_SUPPORTED;
462ed9653ffSManish V Badarkhe 	}
463ed9653ffSManish V Badarkhe }
464ed9653ffSManish V Badarkhe 
465ed9653ffSManish V Badarkhe /* Get SOC version */
466ed9653ffSManish V Badarkhe int32_t plat_get_soc_version(void)
467ed9653ffSManish V Badarkhe {
468ed9653ffSManish V Badarkhe 	return (int32_t)
469ed9653ffSManish V Badarkhe 		((ARM_SOC_IDENTIFICATION_CODE << ARM_SOC_IDENTIFICATION_SHIFT)
470ed9653ffSManish V Badarkhe 		 | (ARM_SOC_CONTINUATION_CODE << ARM_SOC_CONTINUATION_SHIFT)
471ed9653ffSManish V Badarkhe 		 | FVP_SOC_ID);
472ed9653ffSManish V Badarkhe }
473ed9653ffSManish V Badarkhe 
474ed9653ffSManish V Badarkhe /* Get SOC revision */
475ed9653ffSManish V Badarkhe int32_t plat_get_soc_revision(void)
476ed9653ffSManish V Badarkhe {
477ed9653ffSManish V Badarkhe 	unsigned int sys_id;
478ed9653ffSManish V Badarkhe 
479ed9653ffSManish V Badarkhe 	sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
480ed9653ffSManish V Badarkhe 	return (int32_t)((sys_id >> V2M_SYS_ID_REV_SHIFT) &
481ed9653ffSManish V Badarkhe 			V2M_SYS_ID_REV_MASK);
482ed9653ffSManish V Badarkhe }
483