xref: /rk3399_ARM-atf/plat/arm/board/fvp/fvp_common.c (revision c4fa173936899a486fb6253fc3dfe74affce6140)
13e4b8fdcSSoby Mathew /*
2955242d8SJeenu Viswambharan  * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
33e4b8fdcSSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
53e4b8fdcSSoby Mathew  */
63e4b8fdcSSoby Mathew 
73e4b8fdcSSoby Mathew #include <arm_config.h>
83e4b8fdcSSoby Mathew #include <arm_def.h>
9e29efeb1SAntonio Nino Diaz #include <arm_spm_def.h>
10*c4fa1739SSandrine Bailleux #include <arm_xlat_tables.h>
11955242d8SJeenu Viswambharan #include <assert.h>
12955242d8SJeenu Viswambharan #include <cci.h>
1371237876SSoby Mathew #include <ccn.h>
143e4b8fdcSSoby Mathew #include <debug.h>
153e4b8fdcSSoby Mathew #include <gicv2.h>
163e4b8fdcSSoby Mathew #include <mmio.h>
173e4b8fdcSSoby Mathew #include <plat_arm.h>
18e29efeb1SAntonio Nino Diaz #include <secure_partition.h>
193e4b8fdcSSoby Mathew #include <v2m_def.h>
203e4b8fdcSSoby Mathew #include "../fvp_def.h"
213e4b8fdcSSoby Mathew 
223e4b8fdcSSoby Mathew /* Defines for GIC Driver build time selection */
233e4b8fdcSSoby Mathew #define FVP_GICV2		1
243e4b8fdcSSoby Mathew #define FVP_GICV3		2
253e4b8fdcSSoby Mathew #define FVP_GICV3_LEGACY	3
263e4b8fdcSSoby Mathew 
273e4b8fdcSSoby Mathew /*******************************************************************************
283e4b8fdcSSoby Mathew  * arm_config holds the characteristics of the differences between the three FVP
293e4b8fdcSSoby Mathew  * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
303e4b8fdcSSoby Mathew  * at each boot stage by the primary before enabling the MMU (to allow
313e4b8fdcSSoby Mathew  * interconnect configuration) & used thereafter. Each BL will have its own copy
323e4b8fdcSSoby Mathew  * to allow independent operation.
333e4b8fdcSSoby Mathew  ******************************************************************************/
343e4b8fdcSSoby Mathew arm_config_t arm_config;
353e4b8fdcSSoby Mathew 
363e4b8fdcSSoby Mathew #define MAP_DEVICE0	MAP_REGION_FLAT(DEVICE0_BASE,			\
373e4b8fdcSSoby Mathew 					DEVICE0_SIZE,			\
383e4b8fdcSSoby Mathew 					MT_DEVICE | MT_RW | MT_SECURE)
393e4b8fdcSSoby Mathew 
403e4b8fdcSSoby Mathew #define MAP_DEVICE1	MAP_REGION_FLAT(DEVICE1_BASE,			\
413e4b8fdcSSoby Mathew 					DEVICE1_SIZE,			\
423e4b8fdcSSoby Mathew 					MT_DEVICE | MT_RW | MT_SECURE)
433e4b8fdcSSoby Mathew 
44284c3d67SSandrine Bailleux /*
45284c3d67SSandrine Bailleux  * Need to be mapped with write permissions in order to set a new non-volatile
46284c3d67SSandrine Bailleux  * counter value.
47284c3d67SSandrine Bailleux  */
483e4b8fdcSSoby Mathew #define MAP_DEVICE2	MAP_REGION_FLAT(DEVICE2_BASE,			\
493e4b8fdcSSoby Mathew 					DEVICE2_SIZE,			\
50fe7de035SAntonio Nino Diaz 					MT_DEVICE | MT_RW | MT_SECURE)
513e4b8fdcSSoby Mathew 
523e4b8fdcSSoby Mathew 
533e4b8fdcSSoby Mathew /*
54b5fa6563SSandrine Bailleux  * Table of memory regions for various BL stages to map using the MMU.
55b5fa6563SSandrine Bailleux  * This doesn't include Trusted SRAM as arm_setup_page_tables() already
56b5fa6563SSandrine Bailleux  * takes care of mapping it.
5791fad655SSandrine Bailleux  *
5891fad655SSandrine Bailleux  * The flash needs to be mapped as writable in order to erase the FIP's Table of
5991fad655SSandrine Bailleux  * Contents in case of unrecoverable error (see plat_error_handler()).
603e4b8fdcSSoby Mathew  */
613d8256b2SMasahiro Yamada #ifdef IMAGE_BL1
623e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
633e4b8fdcSSoby Mathew 	ARM_MAP_SHARED_RAM,
643e4b8fdcSSoby Mathew 	V2M_MAP_FLASH0_RW,
653e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
663e4b8fdcSSoby Mathew 	MAP_DEVICE0,
673e4b8fdcSSoby Mathew 	MAP_DEVICE1,
683e4b8fdcSSoby Mathew #if TRUSTED_BOARD_BOOT
69284c3d67SSandrine Bailleux 	/* To access the Root of Trust Public Key registers. */
70284c3d67SSandrine Bailleux 	MAP_DEVICE2,
71284c3d67SSandrine Bailleux 	/* Map DRAM to authenticate NS_BL2U image. */
723e4b8fdcSSoby Mathew 	ARM_MAP_NS_DRAM1,
733e4b8fdcSSoby Mathew #endif
743e4b8fdcSSoby Mathew 	{0}
753e4b8fdcSSoby Mathew };
763e4b8fdcSSoby Mathew #endif
773d8256b2SMasahiro Yamada #ifdef IMAGE_BL2
783e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
793e4b8fdcSSoby Mathew 	ARM_MAP_SHARED_RAM,
803e4b8fdcSSoby Mathew 	V2M_MAP_FLASH0_RW,
813e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
823e4b8fdcSSoby Mathew 	MAP_DEVICE0,
833e4b8fdcSSoby Mathew 	MAP_DEVICE1,
843e4b8fdcSSoby Mathew 	ARM_MAP_NS_DRAM1,
85b09ba056SRoberto Vargas #ifdef AARCH64
86b09ba056SRoberto Vargas 	ARM_MAP_DRAM2,
87b09ba056SRoberto Vargas #endif
883eb2d672SSandrine Bailleux #ifdef SPD_tspd
893e4b8fdcSSoby Mathew 	ARM_MAP_TSP_SEC_MEM,
903eb2d672SSandrine Bailleux #endif
91284c3d67SSandrine Bailleux #if TRUSTED_BOARD_BOOT
92284c3d67SSandrine Bailleux 	/* To access the Root of Trust Public Key registers. */
93284c3d67SSandrine Bailleux 	MAP_DEVICE2,
94284c3d67SSandrine Bailleux #endif
95e29efeb1SAntonio Nino Diaz #if ENABLE_SPM
96e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_MMAP,
97e29efeb1SAntonio Nino Diaz #endif
983e4b8fdcSSoby Mathew #if ARM_BL31_IN_DRAM
993e4b8fdcSSoby Mathew 	ARM_MAP_BL31_SEC_DRAM,
1003e4b8fdcSSoby Mathew #endif
101810d9213SJens Wiklander #ifdef SPD_opteed
102b3ba6fdaSSoby Mathew 	ARM_MAP_OPTEE_CORE_MEM,
103810d9213SJens Wiklander 	ARM_OPTEE_PAGEABLE_LOAD_MEM,
104810d9213SJens Wiklander #endif
1053e4b8fdcSSoby Mathew 	{0}
1063e4b8fdcSSoby Mathew };
1073e4b8fdcSSoby Mathew #endif
1083d8256b2SMasahiro Yamada #ifdef IMAGE_BL2U
1093e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
1103e4b8fdcSSoby Mathew 	MAP_DEVICE0,
1113e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
1123e4b8fdcSSoby Mathew 	{0}
1133e4b8fdcSSoby Mathew };
1143e4b8fdcSSoby Mathew #endif
1153d8256b2SMasahiro Yamada #ifdef IMAGE_BL31
1163e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
1173e4b8fdcSSoby Mathew 	ARM_MAP_SHARED_RAM,
118e35a3fb5SSoby Mathew 	ARM_MAP_EL3_TZC_DRAM,
1193e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
1203e4b8fdcSSoby Mathew 	MAP_DEVICE0,
1213e4b8fdcSSoby Mathew 	MAP_DEVICE1,
122f145403cSRoberto Vargas 	ARM_V2M_MAP_MEM_PROTECT,
123e29efeb1SAntonio Nino Diaz #if ENABLE_SPM
124e29efeb1SAntonio Nino Diaz 	ARM_SPM_BUF_EL3_MMAP,
125e29efeb1SAntonio Nino Diaz #endif
1263e4b8fdcSSoby Mathew 	{0}
1273e4b8fdcSSoby Mathew };
128e29efeb1SAntonio Nino Diaz 
129e29efeb1SAntonio Nino Diaz #if ENABLE_SPM && defined(IMAGE_BL31)
130e29efeb1SAntonio Nino Diaz const mmap_region_t plat_arm_secure_partition_mmap[] = {
131e29efeb1SAntonio Nino Diaz 	V2M_MAP_IOFPGA_EL0, /* for the UART */
132*c4fa1739SSandrine Bailleux 	MAP_REGION_FLAT(DEVICE0_BASE,				\
133*c4fa1739SSandrine Bailleux 			DEVICE0_SIZE,				\
134*c4fa1739SSandrine Bailleux 			MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
135e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_MMAP,
136e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_NS_BUF_MMAP,
137e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_RW_MMAP,
138e29efeb1SAntonio Nino Diaz 	ARM_SPM_BUF_EL0_MMAP,
139e29efeb1SAntonio Nino Diaz 	{0}
140e29efeb1SAntonio Nino Diaz };
141e29efeb1SAntonio Nino Diaz #endif
1423e4b8fdcSSoby Mathew #endif
1433d8256b2SMasahiro Yamada #ifdef IMAGE_BL32
1443e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
145877cf3ffSSoby Mathew #ifdef AARCH32
146877cf3ffSSoby Mathew 	ARM_MAP_SHARED_RAM,
147877cf3ffSSoby Mathew #endif
1483e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
1493e4b8fdcSSoby Mathew 	MAP_DEVICE0,
1503e4b8fdcSSoby Mathew 	MAP_DEVICE1,
1513e4b8fdcSSoby Mathew 	{0}
1523e4b8fdcSSoby Mathew };
1533e4b8fdcSSoby Mathew #endif
1543e4b8fdcSSoby Mathew 
1553e4b8fdcSSoby Mathew ARM_CASSERT_MMAP
1563e4b8fdcSSoby Mathew 
157955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER != FVP_CCN
158955242d8SJeenu Viswambharan static const int fvp_cci400_map[] = {
159955242d8SJeenu Viswambharan 	PLAT_FVP_CCI400_CLUS0_SL_PORT,
160955242d8SJeenu Viswambharan 	PLAT_FVP_CCI400_CLUS1_SL_PORT,
161955242d8SJeenu Viswambharan };
162955242d8SJeenu Viswambharan 
163955242d8SJeenu Viswambharan static const int fvp_cci5xx_map[] = {
164955242d8SJeenu Viswambharan 	PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
165955242d8SJeenu Viswambharan 	PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
166955242d8SJeenu Viswambharan };
167955242d8SJeenu Viswambharan 
168955242d8SJeenu Viswambharan static unsigned int get_interconnect_master(void)
169955242d8SJeenu Viswambharan {
170955242d8SJeenu Viswambharan 	unsigned int master;
171955242d8SJeenu Viswambharan 	u_register_t mpidr;
172955242d8SJeenu Viswambharan 
173955242d8SJeenu Viswambharan 	mpidr = read_mpidr_el1();
174955242d8SJeenu Viswambharan 	master = (arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) ?
175955242d8SJeenu Viswambharan 		MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
176955242d8SJeenu Viswambharan 
177955242d8SJeenu Viswambharan 	assert(master < FVP_CLUSTER_COUNT);
178955242d8SJeenu Viswambharan 	return master;
179955242d8SJeenu Viswambharan }
180955242d8SJeenu Viswambharan #endif
1813e4b8fdcSSoby Mathew 
182e29efeb1SAntonio Nino Diaz #if ENABLE_SPM && defined(IMAGE_BL31)
183e29efeb1SAntonio Nino Diaz /*
184e29efeb1SAntonio Nino Diaz  * Boot information passed to a secure partition during initialisation. Linear
185e29efeb1SAntonio Nino Diaz  * indices in MP information will be filled at runtime.
186e29efeb1SAntonio Nino Diaz  */
187e29efeb1SAntonio Nino Diaz static secure_partition_mp_info_t sp_mp_info[] = {
188e29efeb1SAntonio Nino Diaz 	[0] = {0x80000000, 0},
189e29efeb1SAntonio Nino Diaz 	[1] = {0x80000001, 0},
190e29efeb1SAntonio Nino Diaz 	[2] = {0x80000002, 0},
191e29efeb1SAntonio Nino Diaz 	[3] = {0x80000003, 0},
192e29efeb1SAntonio Nino Diaz 	[4] = {0x80000100, 0},
193e29efeb1SAntonio Nino Diaz 	[5] = {0x80000101, 0},
194e29efeb1SAntonio Nino Diaz 	[6] = {0x80000102, 0},
195e29efeb1SAntonio Nino Diaz 	[7] = {0x80000103, 0},
196e29efeb1SAntonio Nino Diaz };
197e29efeb1SAntonio Nino Diaz 
198e29efeb1SAntonio Nino Diaz const secure_partition_boot_info_t plat_arm_secure_partition_boot_info = {
199e29efeb1SAntonio Nino Diaz 	.h.type              = PARAM_SP_IMAGE_BOOT_INFO,
200e29efeb1SAntonio Nino Diaz 	.h.version           = VERSION_1,
201e29efeb1SAntonio Nino Diaz 	.h.size              = sizeof(secure_partition_boot_info_t),
202e29efeb1SAntonio Nino Diaz 	.h.attr              = 0,
203e29efeb1SAntonio Nino Diaz 	.sp_mem_base         = ARM_SP_IMAGE_BASE,
204e29efeb1SAntonio Nino Diaz 	.sp_mem_limit        = ARM_SP_IMAGE_LIMIT,
205e29efeb1SAntonio Nino Diaz 	.sp_image_base       = ARM_SP_IMAGE_BASE,
206e29efeb1SAntonio Nino Diaz 	.sp_stack_base       = PLAT_SP_IMAGE_STACK_BASE,
207e29efeb1SAntonio Nino Diaz 	.sp_heap_base        = ARM_SP_IMAGE_HEAP_BASE,
208e29efeb1SAntonio Nino Diaz 	.sp_ns_comm_buf_base = ARM_SP_IMAGE_NS_BUF_BASE,
209e29efeb1SAntonio Nino Diaz 	.sp_shared_buf_base  = PLAT_SPM_BUF_BASE,
210e29efeb1SAntonio Nino Diaz 	.sp_image_size       = ARM_SP_IMAGE_SIZE,
211e29efeb1SAntonio Nino Diaz 	.sp_pcpu_stack_size  = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
212e29efeb1SAntonio Nino Diaz 	.sp_heap_size        = ARM_SP_IMAGE_HEAP_SIZE,
213e29efeb1SAntonio Nino Diaz 	.sp_ns_comm_buf_size = ARM_SP_IMAGE_NS_BUF_SIZE,
214e29efeb1SAntonio Nino Diaz 	.sp_shared_buf_size  = PLAT_SPM_BUF_SIZE,
215e29efeb1SAntonio Nino Diaz 	.num_sp_mem_regions  = ARM_SP_IMAGE_NUM_MEM_REGIONS,
216e29efeb1SAntonio Nino Diaz 	.num_cpus            = PLATFORM_CORE_COUNT,
217e29efeb1SAntonio Nino Diaz 	.mp_info             = &sp_mp_info[0],
218e29efeb1SAntonio Nino Diaz };
219e29efeb1SAntonio Nino Diaz 
220e29efeb1SAntonio Nino Diaz const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
221e29efeb1SAntonio Nino Diaz {
222e29efeb1SAntonio Nino Diaz 	return plat_arm_secure_partition_mmap;
223e29efeb1SAntonio Nino Diaz }
224e29efeb1SAntonio Nino Diaz 
225e29efeb1SAntonio Nino Diaz const struct secure_partition_boot_info *plat_get_secure_partition_boot_info(
226e29efeb1SAntonio Nino Diaz 		void *cookie)
227e29efeb1SAntonio Nino Diaz {
228e29efeb1SAntonio Nino Diaz 	return &plat_arm_secure_partition_boot_info;
229e29efeb1SAntonio Nino Diaz }
230e29efeb1SAntonio Nino Diaz 
231e29efeb1SAntonio Nino Diaz #endif
232e29efeb1SAntonio Nino Diaz 
2333e4b8fdcSSoby Mathew /*******************************************************************************
2343e4b8fdcSSoby Mathew  * A single boot loader stack is expected to work on both the Foundation FVP
2353e4b8fdcSSoby Mathew  * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
2363e4b8fdcSSoby Mathew  * SYS_ID register provides a mechanism for detecting the differences between
2373e4b8fdcSSoby Mathew  * these platforms. This information is stored in a per-BL array to allow the
2383e4b8fdcSSoby Mathew  * code to take the correct path.Per BL platform configuration.
2393e4b8fdcSSoby Mathew  ******************************************************************************/
2403e4b8fdcSSoby Mathew void fvp_config_setup(void)
2413e4b8fdcSSoby Mathew {
2423e4b8fdcSSoby Mathew 	unsigned int rev, hbi, bld, arch, sys_id;
2433e4b8fdcSSoby Mathew 
2443e4b8fdcSSoby Mathew 	sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
2453e4b8fdcSSoby Mathew 	rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
2463e4b8fdcSSoby Mathew 	hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
2473e4b8fdcSSoby Mathew 	bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
2483e4b8fdcSSoby Mathew 	arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
2493e4b8fdcSSoby Mathew 
2503e4b8fdcSSoby Mathew 	if (arch != ARCH_MODEL) {
2513e4b8fdcSSoby Mathew 		ERROR("This firmware is for FVP models\n");
2523e4b8fdcSSoby Mathew 		panic();
2533e4b8fdcSSoby Mathew 	}
2543e4b8fdcSSoby Mathew 
2553e4b8fdcSSoby Mathew 	/*
2563e4b8fdcSSoby Mathew 	 * The build field in the SYS_ID tells which variant of the GIC
2573e4b8fdcSSoby Mathew 	 * memory is implemented by the model.
2583e4b8fdcSSoby Mathew 	 */
2593e4b8fdcSSoby Mathew 	switch (bld) {
2603e4b8fdcSSoby Mathew 	case BLD_GIC_VE_MMAP:
26121a3973dSSoby Mathew 		ERROR("Legacy Versatile Express memory map for GIC peripheral"
26221a3973dSSoby Mathew 				" is not supported\n");
2633e4b8fdcSSoby Mathew 		panic();
2643e4b8fdcSSoby Mathew 		break;
2653e4b8fdcSSoby Mathew 	case BLD_GIC_A53A57_MMAP:
2663e4b8fdcSSoby Mathew 		break;
2673e4b8fdcSSoby Mathew 	default:
2683e4b8fdcSSoby Mathew 		ERROR("Unsupported board build %x\n", bld);
2693e4b8fdcSSoby Mathew 		panic();
2703e4b8fdcSSoby Mathew 	}
2713e4b8fdcSSoby Mathew 
2723e4b8fdcSSoby Mathew 	/*
2733e4b8fdcSSoby Mathew 	 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
2743e4b8fdcSSoby Mathew 	 * for the Foundation FVP.
2753e4b8fdcSSoby Mathew 	 */
2763e4b8fdcSSoby Mathew 	switch (hbi) {
2773e4b8fdcSSoby Mathew 	case HBI_FOUNDATION_FVP:
2783e4b8fdcSSoby Mathew 		arm_config.flags = 0;
2793e4b8fdcSSoby Mathew 
2803e4b8fdcSSoby Mathew 		/*
2813e4b8fdcSSoby Mathew 		 * Check for supported revisions of Foundation FVP
2823e4b8fdcSSoby Mathew 		 * Allow future revisions to run but emit warning diagnostic
2833e4b8fdcSSoby Mathew 		 */
2843e4b8fdcSSoby Mathew 		switch (rev) {
2853e4b8fdcSSoby Mathew 		case REV_FOUNDATION_FVP_V2_0:
2863e4b8fdcSSoby Mathew 		case REV_FOUNDATION_FVP_V2_1:
2873e4b8fdcSSoby Mathew 		case REV_FOUNDATION_FVP_v9_1:
2884faa4a1dSSandrine Bailleux 		case REV_FOUNDATION_FVP_v9_6:
2893e4b8fdcSSoby Mathew 			break;
2903e4b8fdcSSoby Mathew 		default:
2913e4b8fdcSSoby Mathew 			WARN("Unrecognized Foundation FVP revision %x\n", rev);
2923e4b8fdcSSoby Mathew 			break;
2933e4b8fdcSSoby Mathew 		}
2943e4b8fdcSSoby Mathew 		break;
2953e4b8fdcSSoby Mathew 	case HBI_BASE_FVP:
296955242d8SJeenu Viswambharan 		arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
2973e4b8fdcSSoby Mathew 
2983e4b8fdcSSoby Mathew 		/*
2993e4b8fdcSSoby Mathew 		 * Check for supported revisions
3003e4b8fdcSSoby Mathew 		 * Allow future revisions to run but emit warning diagnostic
3013e4b8fdcSSoby Mathew 		 */
3023e4b8fdcSSoby Mathew 		switch (rev) {
3033e4b8fdcSSoby Mathew 		case REV_BASE_FVP_V0:
304955242d8SJeenu Viswambharan 			arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
305955242d8SJeenu Viswambharan 			break;
306955242d8SJeenu Viswambharan 		case REV_BASE_FVP_REVC:
3078431635bSIsla Mitchell 			arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
308955242d8SJeenu Viswambharan 					ARM_CONFIG_FVP_HAS_CCI5XX);
3093e4b8fdcSSoby Mathew 			break;
3103e4b8fdcSSoby Mathew 		default:
3113e4b8fdcSSoby Mathew 			WARN("Unrecognized Base FVP revision %x\n", rev);
3123e4b8fdcSSoby Mathew 			break;
3133e4b8fdcSSoby Mathew 		}
3143e4b8fdcSSoby Mathew 		break;
3153e4b8fdcSSoby Mathew 	default:
3163e4b8fdcSSoby Mathew 		ERROR("Unsupported board HBI number 0x%x\n", hbi);
3173e4b8fdcSSoby Mathew 		panic();
3183e4b8fdcSSoby Mathew 	}
3198431635bSIsla Mitchell 
3208431635bSIsla Mitchell 	/*
3218431635bSIsla Mitchell 	 * We assume that the presence of MT bit, and therefore shifted
3228431635bSIsla Mitchell 	 * affinities, is uniform across the platform: either all CPUs, or no
3238431635bSIsla Mitchell 	 * CPUs implement it.
3248431635bSIsla Mitchell 	 */
3258431635bSIsla Mitchell 	if (read_mpidr_el1() & MPIDR_MT_MASK)
3268431635bSIsla Mitchell 		arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
3273e4b8fdcSSoby Mathew }
3283e4b8fdcSSoby Mathew 
3293e4b8fdcSSoby Mathew 
3303e4b8fdcSSoby Mathew void fvp_interconnect_init(void)
3313e4b8fdcSSoby Mathew {
33271237876SSoby Mathew #if FVP_INTERCONNECT_DRIVER == FVP_CCN
33371237876SSoby Mathew 	if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
33471237876SSoby Mathew 		ERROR("Unrecognized CCN variant detected. Only CCN-502"
33571237876SSoby Mathew 				" is supported");
33671237876SSoby Mathew 		panic();
33771237876SSoby Mathew 	}
338955242d8SJeenu Viswambharan 
3393e4b8fdcSSoby Mathew 	plat_arm_interconnect_init();
340955242d8SJeenu Viswambharan #else
341955242d8SJeenu Viswambharan 	uintptr_t cci_base = 0;
342955242d8SJeenu Viswambharan 	const int *cci_map = 0;
343955242d8SJeenu Viswambharan 	unsigned int map_size = 0;
344955242d8SJeenu Viswambharan 
345955242d8SJeenu Viswambharan 	if (!(arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
346955242d8SJeenu Viswambharan 				ARM_CONFIG_FVP_HAS_CCI5XX))) {
347955242d8SJeenu Viswambharan 		return;
3483e4b8fdcSSoby Mathew 	}
349955242d8SJeenu Viswambharan 
350955242d8SJeenu Viswambharan 	/* Initialize the right interconnect */
351955242d8SJeenu Viswambharan 	if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) {
352955242d8SJeenu Viswambharan 		cci_base = PLAT_FVP_CCI5XX_BASE;
353955242d8SJeenu Viswambharan 		cci_map = fvp_cci5xx_map;
354955242d8SJeenu Viswambharan 		map_size = ARRAY_SIZE(fvp_cci5xx_map);
355955242d8SJeenu Viswambharan 	} else if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) {
356955242d8SJeenu Viswambharan 		cci_base = PLAT_FVP_CCI400_BASE;
357955242d8SJeenu Viswambharan 		cci_map = fvp_cci400_map;
358955242d8SJeenu Viswambharan 		map_size = ARRAY_SIZE(fvp_cci400_map);
359955242d8SJeenu Viswambharan 	}
360955242d8SJeenu Viswambharan 
361955242d8SJeenu Viswambharan 	assert(cci_base);
362955242d8SJeenu Viswambharan 	assert(cci_map);
363955242d8SJeenu Viswambharan 	cci_init(cci_base, cci_map, map_size);
364955242d8SJeenu Viswambharan #endif
36571237876SSoby Mathew }
3663e4b8fdcSSoby Mathew 
3673e4b8fdcSSoby Mathew void fvp_interconnect_enable(void)
3683e4b8fdcSSoby Mathew {
369955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER == FVP_CCN
3703e4b8fdcSSoby Mathew 	plat_arm_interconnect_enter_coherency();
371955242d8SJeenu Viswambharan #else
372955242d8SJeenu Viswambharan 	unsigned int master;
373955242d8SJeenu Viswambharan 
374955242d8SJeenu Viswambharan 	if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
375955242d8SJeenu Viswambharan 				ARM_CONFIG_FVP_HAS_CCI5XX)) {
376955242d8SJeenu Viswambharan 		master = get_interconnect_master();
377955242d8SJeenu Viswambharan 		cci_enable_snoop_dvm_reqs(master);
378955242d8SJeenu Viswambharan 	}
379955242d8SJeenu Viswambharan #endif
3803e4b8fdcSSoby Mathew }
3813e4b8fdcSSoby Mathew 
3823e4b8fdcSSoby Mathew void fvp_interconnect_disable(void)
3833e4b8fdcSSoby Mathew {
384955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER == FVP_CCN
3853e4b8fdcSSoby Mathew 	plat_arm_interconnect_exit_coherency();
386955242d8SJeenu Viswambharan #else
387955242d8SJeenu Viswambharan 	unsigned int master;
388955242d8SJeenu Viswambharan 
389955242d8SJeenu Viswambharan 	if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
390955242d8SJeenu Viswambharan 				ARM_CONFIG_FVP_HAS_CCI5XX)) {
391955242d8SJeenu Viswambharan 		master = get_interconnect_master();
392955242d8SJeenu Viswambharan 		cci_disable_snoop_dvm_reqs(master);
393955242d8SJeenu Viswambharan 	}
394955242d8SJeenu Viswambharan #endif
3953e4b8fdcSSoby Mathew }
396