xref: /rk3399_ARM-atf/plat/arm/board/fvp/fvp_common.c (revision bd9344f670a46125cdd8949ded75be124f34d587)
13e4b8fdcSSoby Mathew /*
28855e52eSAntonio Nino Diaz  * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
33e4b8fdcSSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
53e4b8fdcSSoby Mathew  */
63e4b8fdcSSoby Mathew 
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz 
909d40e0eSAntonio Nino Diaz #include <common/debug.h>
1009d40e0eSAntonio Nino Diaz #include <drivers/arm/cci.h>
1109d40e0eSAntonio Nino Diaz #include <drivers/arm/ccn.h>
1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h>
1309d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1409d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_compat.h>
15*bd9344f6SAntonio Nino Diaz #include <plat/arm/common/arm_config.h>
16*bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h>
1709d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
18234bc7f8SAntonio Nino Diaz #include <platform_def.h>
1909d40e0eSAntonio Nino Diaz #include <services/secure_partition.h>
2009d40e0eSAntonio Nino Diaz 
211af540efSRoberto Vargas #include "fvp_private.h"
223e4b8fdcSSoby Mathew 
233e4b8fdcSSoby Mathew /* Defines for GIC Driver build time selection */
243e4b8fdcSSoby Mathew #define FVP_GICV2		1
253e4b8fdcSSoby Mathew #define FVP_GICV3		2
263e4b8fdcSSoby Mathew 
273e4b8fdcSSoby Mathew /*******************************************************************************
283e4b8fdcSSoby Mathew  * arm_config holds the characteristics of the differences between the three FVP
293e4b8fdcSSoby Mathew  * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
303e4b8fdcSSoby Mathew  * at each boot stage by the primary before enabling the MMU (to allow
313e4b8fdcSSoby Mathew  * interconnect configuration) & used thereafter. Each BL will have its own copy
323e4b8fdcSSoby Mathew  * to allow independent operation.
333e4b8fdcSSoby Mathew  ******************************************************************************/
343e4b8fdcSSoby Mathew arm_config_t arm_config;
353e4b8fdcSSoby Mathew 
363e4b8fdcSSoby Mathew #define MAP_DEVICE0	MAP_REGION_FLAT(DEVICE0_BASE,			\
373e4b8fdcSSoby Mathew 					DEVICE0_SIZE,			\
383e4b8fdcSSoby Mathew 					MT_DEVICE | MT_RW | MT_SECURE)
393e4b8fdcSSoby Mathew 
403e4b8fdcSSoby Mathew #define MAP_DEVICE1	MAP_REGION_FLAT(DEVICE1_BASE,			\
413e4b8fdcSSoby Mathew 					DEVICE1_SIZE,			\
423e4b8fdcSSoby Mathew 					MT_DEVICE | MT_RW | MT_SECURE)
433e4b8fdcSSoby Mathew 
44284c3d67SSandrine Bailleux /*
45284c3d67SSandrine Bailleux  * Need to be mapped with write permissions in order to set a new non-volatile
46284c3d67SSandrine Bailleux  * counter value.
47284c3d67SSandrine Bailleux  */
483e4b8fdcSSoby Mathew #define MAP_DEVICE2	MAP_REGION_FLAT(DEVICE2_BASE,			\
493e4b8fdcSSoby Mathew 					DEVICE2_SIZE,			\
50fe7de035SAntonio Nino Diaz 					MT_DEVICE | MT_RW | MT_SECURE)
513e4b8fdcSSoby Mathew 
523e4b8fdcSSoby Mathew /*
53b5fa6563SSandrine Bailleux  * Table of memory regions for various BL stages to map using the MMU.
540916c38dSRoberto Vargas  * This doesn't include Trusted SRAM as setup_page_tables() already takes care
550916c38dSRoberto Vargas  * of mapping it.
5691fad655SSandrine Bailleux  *
5791fad655SSandrine Bailleux  * The flash needs to be mapped as writable in order to erase the FIP's Table of
5891fad655SSandrine Bailleux  * Contents in case of unrecoverable error (see plat_error_handler()).
593e4b8fdcSSoby Mathew  */
603d8256b2SMasahiro Yamada #ifdef IMAGE_BL1
613e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
623e4b8fdcSSoby Mathew 	ARM_MAP_SHARED_RAM,
633e4b8fdcSSoby Mathew 	V2M_MAP_FLASH0_RW,
643e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
653e4b8fdcSSoby Mathew 	MAP_DEVICE0,
663e4b8fdcSSoby Mathew 	MAP_DEVICE1,
673e4b8fdcSSoby Mathew #if TRUSTED_BOARD_BOOT
68284c3d67SSandrine Bailleux 	/* To access the Root of Trust Public Key registers. */
69284c3d67SSandrine Bailleux 	MAP_DEVICE2,
70284c3d67SSandrine Bailleux 	/* Map DRAM to authenticate NS_BL2U image. */
713e4b8fdcSSoby Mathew 	ARM_MAP_NS_DRAM1,
723e4b8fdcSSoby Mathew #endif
733e4b8fdcSSoby Mathew 	{0}
743e4b8fdcSSoby Mathew };
753e4b8fdcSSoby Mathew #endif
763d8256b2SMasahiro Yamada #ifdef IMAGE_BL2
773e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
783e4b8fdcSSoby Mathew 	ARM_MAP_SHARED_RAM,
793e4b8fdcSSoby Mathew 	V2M_MAP_FLASH0_RW,
803e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
813e4b8fdcSSoby Mathew 	MAP_DEVICE0,
823e4b8fdcSSoby Mathew 	MAP_DEVICE1,
833e4b8fdcSSoby Mathew 	ARM_MAP_NS_DRAM1,
84b09ba056SRoberto Vargas #ifdef AARCH64
85b09ba056SRoberto Vargas 	ARM_MAP_DRAM2,
86b09ba056SRoberto Vargas #endif
873eb2d672SSandrine Bailleux #ifdef SPD_tspd
883e4b8fdcSSoby Mathew 	ARM_MAP_TSP_SEC_MEM,
893eb2d672SSandrine Bailleux #endif
90284c3d67SSandrine Bailleux #if TRUSTED_BOARD_BOOT
91284c3d67SSandrine Bailleux 	/* To access the Root of Trust Public Key registers. */
92284c3d67SSandrine Bailleux 	MAP_DEVICE2,
9360e19f57SAntonio Nino Diaz #if !BL2_AT_EL3
94ba597da7SJohn Tsichritzis 	ARM_MAP_BL1_RW,
9560e19f57SAntonio Nino Diaz #endif
96ba597da7SJohn Tsichritzis #endif /* TRUSTED_BOARD_BOOT */
978855e52eSAntonio Nino Diaz #if ENABLE_SPM && SPM_MM
98e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_MMAP,
99e29efeb1SAntonio Nino Diaz #endif
1008855e52eSAntonio Nino Diaz #if ENABLE_SPM && !SPM_MM
101680389a6SAntonio Nino Diaz 	PLAT_MAP_SP_PACKAGE_MEM_RW,
102680389a6SAntonio Nino Diaz #endif
1033e4b8fdcSSoby Mathew #if ARM_BL31_IN_DRAM
1043e4b8fdcSSoby Mathew 	ARM_MAP_BL31_SEC_DRAM,
1053e4b8fdcSSoby Mathew #endif
106810d9213SJens Wiklander #ifdef SPD_opteed
107b3ba6fdaSSoby Mathew 	ARM_MAP_OPTEE_CORE_MEM,
108810d9213SJens Wiklander 	ARM_OPTEE_PAGEABLE_LOAD_MEM,
109810d9213SJens Wiklander #endif
1103e4b8fdcSSoby Mathew 	{0}
1113e4b8fdcSSoby Mathew };
1123e4b8fdcSSoby Mathew #endif
1133d8256b2SMasahiro Yamada #ifdef IMAGE_BL2U
1143e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
1153e4b8fdcSSoby Mathew 	MAP_DEVICE0,
1163e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
1173e4b8fdcSSoby Mathew 	{0}
1183e4b8fdcSSoby Mathew };
1193e4b8fdcSSoby Mathew #endif
1203d8256b2SMasahiro Yamada #ifdef IMAGE_BL31
1213e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
1223e4b8fdcSSoby Mathew 	ARM_MAP_SHARED_RAM,
123e35a3fb5SSoby Mathew 	ARM_MAP_EL3_TZC_DRAM,
1243e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
1253e4b8fdcSSoby Mathew 	MAP_DEVICE0,
1263e4b8fdcSSoby Mathew 	MAP_DEVICE1,
127f145403cSRoberto Vargas 	ARM_V2M_MAP_MEM_PROTECT,
1288855e52eSAntonio Nino Diaz #if ENABLE_SPM && SPM_MM
129e29efeb1SAntonio Nino Diaz 	ARM_SPM_BUF_EL3_MMAP,
130e29efeb1SAntonio Nino Diaz #endif
1318855e52eSAntonio Nino Diaz #if ENABLE_SPM && !SPM_MM
132680389a6SAntonio Nino Diaz 	PLAT_MAP_SP_PACKAGE_MEM_RO,
133680389a6SAntonio Nino Diaz #endif
1343e4b8fdcSSoby Mathew 	{0}
1353e4b8fdcSSoby Mathew };
136e29efeb1SAntonio Nino Diaz 
1378855e52eSAntonio Nino Diaz #if ENABLE_SPM && defined(IMAGE_BL31) && SPM_MM
138e29efeb1SAntonio Nino Diaz const mmap_region_t plat_arm_secure_partition_mmap[] = {
139e29efeb1SAntonio Nino Diaz 	V2M_MAP_IOFPGA_EL0, /* for the UART */
140c4fa1739SSandrine Bailleux 	MAP_REGION_FLAT(DEVICE0_BASE,				\
141c4fa1739SSandrine Bailleux 			DEVICE0_SIZE,				\
142c4fa1739SSandrine Bailleux 			MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
143e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_MMAP,
144e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_NS_BUF_MMAP,
145e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_RW_MMAP,
146e29efeb1SAntonio Nino Diaz 	ARM_SPM_BUF_EL0_MMAP,
147e29efeb1SAntonio Nino Diaz 	{0}
148e29efeb1SAntonio Nino Diaz };
149e29efeb1SAntonio Nino Diaz #endif
1503e4b8fdcSSoby Mathew #endif
1513d8256b2SMasahiro Yamada #ifdef IMAGE_BL32
1523e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
153877cf3ffSSoby Mathew #ifdef AARCH32
154877cf3ffSSoby Mathew 	ARM_MAP_SHARED_RAM,
155950c6956SJoel Hutton 	ARM_V2M_MAP_MEM_PROTECT,
156877cf3ffSSoby Mathew #endif
1573e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
1583e4b8fdcSSoby Mathew 	MAP_DEVICE0,
1593e4b8fdcSSoby Mathew 	MAP_DEVICE1,
1603e4b8fdcSSoby Mathew 	{0}
1613e4b8fdcSSoby Mathew };
1623e4b8fdcSSoby Mathew #endif
1633e4b8fdcSSoby Mathew 
1643e4b8fdcSSoby Mathew ARM_CASSERT_MMAP
1653e4b8fdcSSoby Mathew 
166955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER != FVP_CCN
167955242d8SJeenu Viswambharan static const int fvp_cci400_map[] = {
168955242d8SJeenu Viswambharan 	PLAT_FVP_CCI400_CLUS0_SL_PORT,
169955242d8SJeenu Viswambharan 	PLAT_FVP_CCI400_CLUS1_SL_PORT,
170955242d8SJeenu Viswambharan };
171955242d8SJeenu Viswambharan 
172955242d8SJeenu Viswambharan static const int fvp_cci5xx_map[] = {
173955242d8SJeenu Viswambharan 	PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
174955242d8SJeenu Viswambharan 	PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
175955242d8SJeenu Viswambharan };
176955242d8SJeenu Viswambharan 
177955242d8SJeenu Viswambharan static unsigned int get_interconnect_master(void)
178955242d8SJeenu Viswambharan {
179955242d8SJeenu Viswambharan 	unsigned int master;
180955242d8SJeenu Viswambharan 	u_register_t mpidr;
181955242d8SJeenu Viswambharan 
182955242d8SJeenu Viswambharan 	mpidr = read_mpidr_el1();
183583e0791SAntonio Nino Diaz 	master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
184955242d8SJeenu Viswambharan 		MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
185955242d8SJeenu Viswambharan 
186955242d8SJeenu Viswambharan 	assert(master < FVP_CLUSTER_COUNT);
187955242d8SJeenu Viswambharan 	return master;
188955242d8SJeenu Viswambharan }
189955242d8SJeenu Viswambharan #endif
1903e4b8fdcSSoby Mathew 
1918855e52eSAntonio Nino Diaz #if ENABLE_SPM && defined(IMAGE_BL31) && SPM_MM
192e29efeb1SAntonio Nino Diaz /*
193e29efeb1SAntonio Nino Diaz  * Boot information passed to a secure partition during initialisation. Linear
194e29efeb1SAntonio Nino Diaz  * indices in MP information will be filled at runtime.
195e29efeb1SAntonio Nino Diaz  */
196e29efeb1SAntonio Nino Diaz static secure_partition_mp_info_t sp_mp_info[] = {
197e29efeb1SAntonio Nino Diaz 	[0] = {0x80000000, 0},
198e29efeb1SAntonio Nino Diaz 	[1] = {0x80000001, 0},
199e29efeb1SAntonio Nino Diaz 	[2] = {0x80000002, 0},
200e29efeb1SAntonio Nino Diaz 	[3] = {0x80000003, 0},
201e29efeb1SAntonio Nino Diaz 	[4] = {0x80000100, 0},
202e29efeb1SAntonio Nino Diaz 	[5] = {0x80000101, 0},
203e29efeb1SAntonio Nino Diaz 	[6] = {0x80000102, 0},
204e29efeb1SAntonio Nino Diaz 	[7] = {0x80000103, 0},
205e29efeb1SAntonio Nino Diaz };
206e29efeb1SAntonio Nino Diaz 
207e29efeb1SAntonio Nino Diaz const secure_partition_boot_info_t plat_arm_secure_partition_boot_info = {
208e29efeb1SAntonio Nino Diaz 	.h.type              = PARAM_SP_IMAGE_BOOT_INFO,
209e29efeb1SAntonio Nino Diaz 	.h.version           = VERSION_1,
210e29efeb1SAntonio Nino Diaz 	.h.size              = sizeof(secure_partition_boot_info_t),
211e29efeb1SAntonio Nino Diaz 	.h.attr              = 0,
212e29efeb1SAntonio Nino Diaz 	.sp_mem_base         = ARM_SP_IMAGE_BASE,
213e29efeb1SAntonio Nino Diaz 	.sp_mem_limit        = ARM_SP_IMAGE_LIMIT,
214e29efeb1SAntonio Nino Diaz 	.sp_image_base       = ARM_SP_IMAGE_BASE,
215e29efeb1SAntonio Nino Diaz 	.sp_stack_base       = PLAT_SP_IMAGE_STACK_BASE,
216e29efeb1SAntonio Nino Diaz 	.sp_heap_base        = ARM_SP_IMAGE_HEAP_BASE,
2170560efb9SArd Biesheuvel 	.sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
218e29efeb1SAntonio Nino Diaz 	.sp_shared_buf_base  = PLAT_SPM_BUF_BASE,
219e29efeb1SAntonio Nino Diaz 	.sp_image_size       = ARM_SP_IMAGE_SIZE,
220e29efeb1SAntonio Nino Diaz 	.sp_pcpu_stack_size  = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
221e29efeb1SAntonio Nino Diaz 	.sp_heap_size        = ARM_SP_IMAGE_HEAP_SIZE,
2220560efb9SArd Biesheuvel 	.sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
223e29efeb1SAntonio Nino Diaz 	.sp_shared_buf_size  = PLAT_SPM_BUF_SIZE,
224e29efeb1SAntonio Nino Diaz 	.num_sp_mem_regions  = ARM_SP_IMAGE_NUM_MEM_REGIONS,
225e29efeb1SAntonio Nino Diaz 	.num_cpus            = PLATFORM_CORE_COUNT,
226e29efeb1SAntonio Nino Diaz 	.mp_info             = &sp_mp_info[0],
227e29efeb1SAntonio Nino Diaz };
228e29efeb1SAntonio Nino Diaz 
229e29efeb1SAntonio Nino Diaz const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
230e29efeb1SAntonio Nino Diaz {
231e29efeb1SAntonio Nino Diaz 	return plat_arm_secure_partition_mmap;
232e29efeb1SAntonio Nino Diaz }
233e29efeb1SAntonio Nino Diaz 
234e29efeb1SAntonio Nino Diaz const struct secure_partition_boot_info *plat_get_secure_partition_boot_info(
235e29efeb1SAntonio Nino Diaz 		void *cookie)
236e29efeb1SAntonio Nino Diaz {
237e29efeb1SAntonio Nino Diaz 	return &plat_arm_secure_partition_boot_info;
238e29efeb1SAntonio Nino Diaz }
239e29efeb1SAntonio Nino Diaz #endif
240e29efeb1SAntonio Nino Diaz 
2413e4b8fdcSSoby Mathew /*******************************************************************************
2423e4b8fdcSSoby Mathew  * A single boot loader stack is expected to work on both the Foundation FVP
2433e4b8fdcSSoby Mathew  * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
2443e4b8fdcSSoby Mathew  * SYS_ID register provides a mechanism for detecting the differences between
2453e4b8fdcSSoby Mathew  * these platforms. This information is stored in a per-BL array to allow the
2463e4b8fdcSSoby Mathew  * code to take the correct path.Per BL platform configuration.
2473e4b8fdcSSoby Mathew  ******************************************************************************/
2484d010d0dSDaniel Boulby void __init fvp_config_setup(void)
2493e4b8fdcSSoby Mathew {
2503e4b8fdcSSoby Mathew 	unsigned int rev, hbi, bld, arch, sys_id;
2513e4b8fdcSSoby Mathew 
2523e4b8fdcSSoby Mathew 	sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
2533e4b8fdcSSoby Mathew 	rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
2543e4b8fdcSSoby Mathew 	hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
2553e4b8fdcSSoby Mathew 	bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
2563e4b8fdcSSoby Mathew 	arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
2573e4b8fdcSSoby Mathew 
2583e4b8fdcSSoby Mathew 	if (arch != ARCH_MODEL) {
2593e4b8fdcSSoby Mathew 		ERROR("This firmware is for FVP models\n");
2603e4b8fdcSSoby Mathew 		panic();
2613e4b8fdcSSoby Mathew 	}
2623e4b8fdcSSoby Mathew 
2633e4b8fdcSSoby Mathew 	/*
2643e4b8fdcSSoby Mathew 	 * The build field in the SYS_ID tells which variant of the GIC
2653e4b8fdcSSoby Mathew 	 * memory is implemented by the model.
2663e4b8fdcSSoby Mathew 	 */
2673e4b8fdcSSoby Mathew 	switch (bld) {
2683e4b8fdcSSoby Mathew 	case BLD_GIC_VE_MMAP:
26921a3973dSSoby Mathew 		ERROR("Legacy Versatile Express memory map for GIC peripheral"
27021a3973dSSoby Mathew 				" is not supported\n");
2713e4b8fdcSSoby Mathew 		panic();
2723e4b8fdcSSoby Mathew 		break;
2733e4b8fdcSSoby Mathew 	case BLD_GIC_A53A57_MMAP:
2743e4b8fdcSSoby Mathew 		break;
2753e4b8fdcSSoby Mathew 	default:
2763e4b8fdcSSoby Mathew 		ERROR("Unsupported board build %x\n", bld);
2773e4b8fdcSSoby Mathew 		panic();
2783e4b8fdcSSoby Mathew 	}
2793e4b8fdcSSoby Mathew 
2803e4b8fdcSSoby Mathew 	/*
2813e4b8fdcSSoby Mathew 	 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
2823e4b8fdcSSoby Mathew 	 * for the Foundation FVP.
2833e4b8fdcSSoby Mathew 	 */
2843e4b8fdcSSoby Mathew 	switch (hbi) {
2853e4b8fdcSSoby Mathew 	case HBI_FOUNDATION_FVP:
2863e4b8fdcSSoby Mathew 		arm_config.flags = 0;
2873e4b8fdcSSoby Mathew 
2883e4b8fdcSSoby Mathew 		/*
2893e4b8fdcSSoby Mathew 		 * Check for supported revisions of Foundation FVP
2903e4b8fdcSSoby Mathew 		 * Allow future revisions to run but emit warning diagnostic
2913e4b8fdcSSoby Mathew 		 */
2923e4b8fdcSSoby Mathew 		switch (rev) {
2933e4b8fdcSSoby Mathew 		case REV_FOUNDATION_FVP_V2_0:
2943e4b8fdcSSoby Mathew 		case REV_FOUNDATION_FVP_V2_1:
2953e4b8fdcSSoby Mathew 		case REV_FOUNDATION_FVP_v9_1:
2964faa4a1dSSandrine Bailleux 		case REV_FOUNDATION_FVP_v9_6:
2973e4b8fdcSSoby Mathew 			break;
2983e4b8fdcSSoby Mathew 		default:
2993e4b8fdcSSoby Mathew 			WARN("Unrecognized Foundation FVP revision %x\n", rev);
3003e4b8fdcSSoby Mathew 			break;
3013e4b8fdcSSoby Mathew 		}
3023e4b8fdcSSoby Mathew 		break;
3033e4b8fdcSSoby Mathew 	case HBI_BASE_FVP:
304955242d8SJeenu Viswambharan 		arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
3053e4b8fdcSSoby Mathew 
3063e4b8fdcSSoby Mathew 		/*
3073e4b8fdcSSoby Mathew 		 * Check for supported revisions
3083e4b8fdcSSoby Mathew 		 * Allow future revisions to run but emit warning diagnostic
3093e4b8fdcSSoby Mathew 		 */
3103e4b8fdcSSoby Mathew 		switch (rev) {
3113e4b8fdcSSoby Mathew 		case REV_BASE_FVP_V0:
312955242d8SJeenu Viswambharan 			arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
313955242d8SJeenu Viswambharan 			break;
314955242d8SJeenu Viswambharan 		case REV_BASE_FVP_REVC:
3158431635bSIsla Mitchell 			arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
316955242d8SJeenu Viswambharan 					ARM_CONFIG_FVP_HAS_CCI5XX);
3173e4b8fdcSSoby Mathew 			break;
3183e4b8fdcSSoby Mathew 		default:
3193e4b8fdcSSoby Mathew 			WARN("Unrecognized Base FVP revision %x\n", rev);
3203e4b8fdcSSoby Mathew 			break;
3213e4b8fdcSSoby Mathew 		}
3223e4b8fdcSSoby Mathew 		break;
3233e4b8fdcSSoby Mathew 	default:
3243e4b8fdcSSoby Mathew 		ERROR("Unsupported board HBI number 0x%x\n", hbi);
3253e4b8fdcSSoby Mathew 		panic();
3263e4b8fdcSSoby Mathew 	}
3278431635bSIsla Mitchell 
3288431635bSIsla Mitchell 	/*
3298431635bSIsla Mitchell 	 * We assume that the presence of MT bit, and therefore shifted
3308431635bSIsla Mitchell 	 * affinities, is uniform across the platform: either all CPUs, or no
3318431635bSIsla Mitchell 	 * CPUs implement it.
3328431635bSIsla Mitchell 	 */
333583e0791SAntonio Nino Diaz 	if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
3348431635bSIsla Mitchell 		arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
3353e4b8fdcSSoby Mathew }
3363e4b8fdcSSoby Mathew 
3373e4b8fdcSSoby Mathew 
3384d010d0dSDaniel Boulby void __init fvp_interconnect_init(void)
3393e4b8fdcSSoby Mathew {
34071237876SSoby Mathew #if FVP_INTERCONNECT_DRIVER == FVP_CCN
34171237876SSoby Mathew 	if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
342583e0791SAntonio Nino Diaz 		ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
34371237876SSoby Mathew 		panic();
34471237876SSoby Mathew 	}
345955242d8SJeenu Viswambharan 
3463e4b8fdcSSoby Mathew 	plat_arm_interconnect_init();
347955242d8SJeenu Viswambharan #else
348583e0791SAntonio Nino Diaz 	uintptr_t cci_base = 0U;
349583e0791SAntonio Nino Diaz 	const int *cci_map = NULL;
350583e0791SAntonio Nino Diaz 	unsigned int map_size = 0U;
351955242d8SJeenu Viswambharan 
352955242d8SJeenu Viswambharan 	/* Initialize the right interconnect */
353583e0791SAntonio Nino Diaz 	if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
354955242d8SJeenu Viswambharan 		cci_base = PLAT_FVP_CCI5XX_BASE;
355955242d8SJeenu Viswambharan 		cci_map = fvp_cci5xx_map;
356955242d8SJeenu Viswambharan 		map_size = ARRAY_SIZE(fvp_cci5xx_map);
357583e0791SAntonio Nino Diaz 	} else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
358955242d8SJeenu Viswambharan 		cci_base = PLAT_FVP_CCI400_BASE;
359955242d8SJeenu Viswambharan 		cci_map = fvp_cci400_map;
360955242d8SJeenu Viswambharan 		map_size = ARRAY_SIZE(fvp_cci400_map);
361583e0791SAntonio Nino Diaz 	} else {
362583e0791SAntonio Nino Diaz 		return;
363955242d8SJeenu Viswambharan 	}
364955242d8SJeenu Viswambharan 
365583e0791SAntonio Nino Diaz 	assert(cci_base != 0U);
366583e0791SAntonio Nino Diaz 	assert(cci_map != NULL);
367955242d8SJeenu Viswambharan 	cci_init(cci_base, cci_map, map_size);
368955242d8SJeenu Viswambharan #endif
36971237876SSoby Mathew }
3703e4b8fdcSSoby Mathew 
3713e4b8fdcSSoby Mathew void fvp_interconnect_enable(void)
3723e4b8fdcSSoby Mathew {
373955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER == FVP_CCN
3743e4b8fdcSSoby Mathew 	plat_arm_interconnect_enter_coherency();
375955242d8SJeenu Viswambharan #else
376955242d8SJeenu Viswambharan 	unsigned int master;
377955242d8SJeenu Viswambharan 
378583e0791SAntonio Nino Diaz 	if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
379583e0791SAntonio Nino Diaz 				 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
380955242d8SJeenu Viswambharan 		master = get_interconnect_master();
381955242d8SJeenu Viswambharan 		cci_enable_snoop_dvm_reqs(master);
382955242d8SJeenu Viswambharan 	}
383955242d8SJeenu Viswambharan #endif
3843e4b8fdcSSoby Mathew }
3853e4b8fdcSSoby Mathew 
3863e4b8fdcSSoby Mathew void fvp_interconnect_disable(void)
3873e4b8fdcSSoby Mathew {
388955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER == FVP_CCN
3893e4b8fdcSSoby Mathew 	plat_arm_interconnect_exit_coherency();
390955242d8SJeenu Viswambharan #else
391955242d8SJeenu Viswambharan 	unsigned int master;
392955242d8SJeenu Viswambharan 
393583e0791SAntonio Nino Diaz 	if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
394583e0791SAntonio Nino Diaz 				 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
395955242d8SJeenu Viswambharan 		master = get_interconnect_master();
396955242d8SJeenu Viswambharan 		cci_disable_snoop_dvm_reqs(master);
397955242d8SJeenu Viswambharan 	}
398955242d8SJeenu Viswambharan #endif
3993e4b8fdcSSoby Mathew }
400ba597da7SJohn Tsichritzis 
40160e19f57SAntonio Nino Diaz #if TRUSTED_BOARD_BOOT
402ba597da7SJohn Tsichritzis int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
403ba597da7SJohn Tsichritzis {
404ba597da7SJohn Tsichritzis 	assert(heap_addr != NULL);
405ba597da7SJohn Tsichritzis 	assert(heap_size != NULL);
406ba597da7SJohn Tsichritzis 
407ba597da7SJohn Tsichritzis 	return arm_get_mbedtls_heap(heap_addr, heap_size);
408ba597da7SJohn Tsichritzis }
409ba597da7SJohn Tsichritzis #endif
410