13e4b8fdcSSoby Mathew /* 282685904SAlexeiFedorov * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved. 33e4b8fdcSSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 53e4b8fdcSSoby Mathew */ 63e4b8fdcSSoby Mathew 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz 909d40e0eSAntonio Nino Diaz #include <common/debug.h> 1009d40e0eSAntonio Nino Diaz #include <drivers/arm/cci.h> 1109d40e0eSAntonio Nino Diaz #include <drivers/arm/ccn.h> 1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h> 131b597c22SAlexei Fedorov #include <drivers/arm/sp804_delay_timer.h> 141b597c22SAlexei Fedorov #include <drivers/generic_delay_timer.h> 1582685904SAlexeiFedorov #include <fconf_hw_config_getter.h> 1609d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 17ed9653ffSManish V Badarkhe #include <lib/smccc.h> 1809d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_compat.h> 19234bc7f8SAntonio Nino Diaz #include <platform_def.h> 20ed9653ffSManish V Badarkhe #include <services/arm_arch_svc.h> 211d0ca40eSJavier Almansa Sobrino #include <services/rmm_core_manifest.h> 229d9ae976SOlivier Deprez #if SPM_MM 23aeaa225cSPaul Beesley #include <services/spm_mm_partition.h> 249d9ae976SOlivier Deprez #endif 2509d40e0eSAntonio Nino Diaz 26ed9653ffSManish V Badarkhe #include <plat/arm/common/arm_config.h> 27a97bfa5fSAlexeiFedorov #include <plat/arm/common/arm_pas_def.h> 28ed9653ffSManish V Badarkhe #include <plat/arm/common/plat_arm.h> 29ed9653ffSManish V Badarkhe #include <plat/common/platform.h> 30ed9653ffSManish V Badarkhe 311af540efSRoberto Vargas #include "fvp_private.h" 323e4b8fdcSSoby Mathew 333e4b8fdcSSoby Mathew /* Defines for GIC Driver build time selection */ 343e4b8fdcSSoby Mathew #define FVP_GICV2 1 353e4b8fdcSSoby Mathew #define FVP_GICV3 2 363e4b8fdcSSoby Mathew 373e4b8fdcSSoby Mathew /******************************************************************************* 383e4b8fdcSSoby Mathew * arm_config holds the characteristics of the differences between the three FVP 393e4b8fdcSSoby Mathew * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot 403e4b8fdcSSoby Mathew * at each boot stage by the primary before enabling the MMU (to allow 413e4b8fdcSSoby Mathew * interconnect configuration) & used thereafter. Each BL will have its own copy 423e4b8fdcSSoby Mathew * to allow independent operation. 433e4b8fdcSSoby Mathew ******************************************************************************/ 443e4b8fdcSSoby Mathew arm_config_t arm_config; 453e4b8fdcSSoby Mathew 463e4b8fdcSSoby Mathew #define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \ 473e4b8fdcSSoby Mathew DEVICE0_SIZE, \ 483e4b8fdcSSoby Mathew MT_DEVICE | MT_RW | MT_SECURE) 493e4b8fdcSSoby Mathew 503e4b8fdcSSoby Mathew #define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \ 513e4b8fdcSSoby Mathew DEVICE1_SIZE, \ 523e4b8fdcSSoby Mathew MT_DEVICE | MT_RW | MT_SECURE) 533e4b8fdcSSoby Mathew 54f98630fbSManish V Badarkhe #if FVP_GICR_REGION_PROTECTION 55f98630fbSManish V Badarkhe #define MAP_GICD_MEM MAP_REGION_FLAT(BASE_GICD_BASE, \ 56f98630fbSManish V Badarkhe BASE_GICD_SIZE, \ 57f98630fbSManish V Badarkhe MT_DEVICE | MT_RW | MT_SECURE) 58f98630fbSManish V Badarkhe 59f98630fbSManish V Badarkhe /* Map all core's redistributor memory as read-only. After boots up, 60f98630fbSManish V Badarkhe * per-core map its redistributor memory as read-write */ 61f98630fbSManish V Badarkhe #define MAP_GICR_MEM MAP_REGION_FLAT(BASE_GICR_BASE, \ 62f98630fbSManish V Badarkhe (BASE_GICR_SIZE * PLATFORM_CORE_COUNT),\ 63f98630fbSManish V Badarkhe MT_DEVICE | MT_RO | MT_SECURE) 64f98630fbSManish V Badarkhe #endif /* FVP_GICR_REGION_PROTECTION */ 65f98630fbSManish V Badarkhe 66284c3d67SSandrine Bailleux /* 67284c3d67SSandrine Bailleux * Need to be mapped with write permissions in order to set a new non-volatile 68284c3d67SSandrine Bailleux * counter value. 69284c3d67SSandrine Bailleux */ 703e4b8fdcSSoby Mathew #define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \ 713e4b8fdcSSoby Mathew DEVICE2_SIZE, \ 72fe7de035SAntonio Nino Diaz MT_DEVICE | MT_RW | MT_SECURE) 733e4b8fdcSSoby Mathew 743e4b8fdcSSoby Mathew /* 75b5fa6563SSandrine Bailleux * Table of memory regions for various BL stages to map using the MMU. 760916c38dSRoberto Vargas * This doesn't include Trusted SRAM as setup_page_tables() already takes care 770916c38dSRoberto Vargas * of mapping it. 783e4b8fdcSSoby Mathew */ 793d8256b2SMasahiro Yamada #ifdef IMAGE_BL1 803e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = { 813e4b8fdcSSoby Mathew ARM_MAP_SHARED_RAM, 8279d8be3cSManish V Badarkhe V2M_MAP_FLASH0_RO, 833e4b8fdcSSoby Mathew V2M_MAP_IOFPGA, 843e4b8fdcSSoby Mathew MAP_DEVICE0, 85e0cea783SManish V Badarkhe #if FVP_INTERCONNECT_DRIVER == FVP_CCN 863e4b8fdcSSoby Mathew MAP_DEVICE1, 87e0cea783SManish V Badarkhe #endif 883e4b8fdcSSoby Mathew #if TRUSTED_BOARD_BOOT 89284c3d67SSandrine Bailleux /* To access the Root of Trust Public Key registers. */ 90284c3d67SSandrine Bailleux MAP_DEVICE2, 91284c3d67SSandrine Bailleux /* Map DRAM to authenticate NS_BL2U image. */ 923e4b8fdcSSoby Mathew ARM_MAP_NS_DRAM1, 933e4b8fdcSSoby Mathew #endif 943e4b8fdcSSoby Mathew {0} 953e4b8fdcSSoby Mathew }; 963e4b8fdcSSoby Mathew #endif 973d8256b2SMasahiro Yamada #ifdef IMAGE_BL2 983e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = { 993e4b8fdcSSoby Mathew ARM_MAP_SHARED_RAM, 1003e4b8fdcSSoby Mathew V2M_MAP_FLASH0_RW, 1013e4b8fdcSSoby Mathew V2M_MAP_IOFPGA, 1023e4b8fdcSSoby Mathew MAP_DEVICE0, 103e0cea783SManish V Badarkhe #if FVP_INTERCONNECT_DRIVER == FVP_CCN 1043e4b8fdcSSoby Mathew MAP_DEVICE1, 105e0cea783SManish V Badarkhe #endif 1063e4b8fdcSSoby Mathew ARM_MAP_NS_DRAM1, 107402b3cf8SJulius Werner #ifdef __aarch64__ 108b09ba056SRoberto Vargas ARM_MAP_DRAM2, 109b09ba056SRoberto Vargas #endif 11039f0b86aSManish V Badarkhe /* 11139f0b86aSManish V Badarkhe * Required to load HW_CONFIG, SPMC and SPs to trusted DRAM. 11239f0b86aSManish V Badarkhe */ 11364758c97SAchin Gupta ARM_MAP_TRUSTED_DRAM, 114*6b2e961fSManish V Badarkhe 115*6b2e961fSManish V Badarkhe /* 116*6b2e961fSManish V Badarkhe * Required to load Event Log in TZC secured memory 117*6b2e961fSManish V Badarkhe */ 118*6b2e961fSManish V Badarkhe #if MEASURED_BOOT && (defined(SPD_tspd) || defined(SPD_opteed) || \ 119*6b2e961fSManish V Badarkhe defined(SPD_spmd)) 120*6b2e961fSManish V Badarkhe ARM_MAP_EVENT_LOG_DRAM1, 121*6b2e961fSManish V Badarkhe #endif /* MEASURED_BOOT && (SPD_tspd || SPD_opteed || SPD_spmd) */ 122*6b2e961fSManish V Badarkhe 123c8720729SZelalem Aweke #if ENABLE_RME 124c8720729SZelalem Aweke ARM_MAP_RMM_DRAM, 125c8720729SZelalem Aweke ARM_MAP_GPT_L1_DRAM, 126c8720729SZelalem Aweke #endif /* ENABLE_RME */ 1273eb2d672SSandrine Bailleux #ifdef SPD_tspd 1283e4b8fdcSSoby Mathew ARM_MAP_TSP_SEC_MEM, 1293eb2d672SSandrine Bailleux #endif 130284c3d67SSandrine Bailleux #if TRUSTED_BOARD_BOOT 131284c3d67SSandrine Bailleux /* To access the Root of Trust Public Key registers. */ 132284c3d67SSandrine Bailleux MAP_DEVICE2, 133ba597da7SJohn Tsichritzis #endif /* TRUSTED_BOARD_BOOT */ 13488c51c3fSManish V Badarkhe 13588c51c3fSManish V Badarkhe #if CRYPTO_SUPPORT && !BL2_AT_EL3 13688c51c3fSManish V Badarkhe /* 13788c51c3fSManish V Badarkhe * To access shared the Mbed TLS heap while booting the 13888c51c3fSManish V Badarkhe * system with Crypto support 13988c51c3fSManish V Badarkhe */ 14088c51c3fSManish V Badarkhe ARM_MAP_BL1_RW, 14188c51c3fSManish V Badarkhe #endif /* CRYPTO_SUPPORT && !BL2_AT_EL3 */ 14244639ab7SMarc Bonnici #if SPM_MM || SPMC_AT_EL3 143e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_MMAP, 144e29efeb1SAntonio Nino Diaz #endif 1453e4b8fdcSSoby Mathew #if ARM_BL31_IN_DRAM 1463e4b8fdcSSoby Mathew ARM_MAP_BL31_SEC_DRAM, 1473e4b8fdcSSoby Mathew #endif 148810d9213SJens Wiklander #ifdef SPD_opteed 149b3ba6fdaSSoby Mathew ARM_MAP_OPTEE_CORE_MEM, 150810d9213SJens Wiklander ARM_OPTEE_PAGEABLE_LOAD_MEM, 151810d9213SJens Wiklander #endif 1523e4b8fdcSSoby Mathew {0} 1533e4b8fdcSSoby Mathew }; 1543e4b8fdcSSoby Mathew #endif 1553d8256b2SMasahiro Yamada #ifdef IMAGE_BL2U 1563e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = { 1573e4b8fdcSSoby Mathew MAP_DEVICE0, 1583e4b8fdcSSoby Mathew V2M_MAP_IOFPGA, 1593e4b8fdcSSoby Mathew {0} 1603e4b8fdcSSoby Mathew }; 1613e4b8fdcSSoby Mathew #endif 1623d8256b2SMasahiro Yamada #ifdef IMAGE_BL31 1633e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = { 1643e4b8fdcSSoby Mathew ARM_MAP_SHARED_RAM, 165992f091bSAmbroise Vincent #if USE_DEBUGFS 166992f091bSAmbroise Vincent /* Required by devfip, can be removed if devfip is not used */ 167992f091bSAmbroise Vincent V2M_MAP_FLASH0_RW, 168992f091bSAmbroise Vincent #endif /* USE_DEBUGFS */ 169e35a3fb5SSoby Mathew ARM_MAP_EL3_TZC_DRAM, 1703e4b8fdcSSoby Mathew V2M_MAP_IOFPGA, 1713e4b8fdcSSoby Mathew MAP_DEVICE0, 172f98630fbSManish V Badarkhe #if FVP_GICR_REGION_PROTECTION 173f98630fbSManish V Badarkhe MAP_GICD_MEM, 174f98630fbSManish V Badarkhe MAP_GICR_MEM, 175f98630fbSManish V Badarkhe #else 1763e4b8fdcSSoby Mathew MAP_DEVICE1, 177f98630fbSManish V Badarkhe #endif /* FVP_GICR_REGION_PROTECTION */ 178f145403cSRoberto Vargas ARM_V2M_MAP_MEM_PROTECT, 1793f3c341aSPaul Beesley #if SPM_MM 180e29efeb1SAntonio Nino Diaz ARM_SPM_BUF_EL3_MMAP, 181e29efeb1SAntonio Nino Diaz #endif 182c8720729SZelalem Aweke #if ENABLE_RME 183c8720729SZelalem Aweke ARM_MAP_GPT_L1_DRAM, 1848c980a4aSJavier Almansa Sobrino ARM_MAP_EL3_RMM_SHARED_MEM, 185c8720729SZelalem Aweke #endif 1863e4b8fdcSSoby Mathew {0} 1873e4b8fdcSSoby Mathew }; 188e29efeb1SAntonio Nino Diaz 1893f3c341aSPaul Beesley #if defined(IMAGE_BL31) && SPM_MM 190e29efeb1SAntonio Nino Diaz const mmap_region_t plat_arm_secure_partition_mmap[] = { 191e29efeb1SAntonio Nino Diaz V2M_MAP_IOFPGA_EL0, /* for the UART */ 192c4fa1739SSandrine Bailleux MAP_REGION_FLAT(DEVICE0_BASE, \ 193c4fa1739SSandrine Bailleux DEVICE0_SIZE, \ 194c4fa1739SSandrine Bailleux MT_DEVICE | MT_RO | MT_SECURE | MT_USER), 195e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_MMAP, 196e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_NS_BUF_MMAP, 197e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_RW_MMAP, 198e29efeb1SAntonio Nino Diaz ARM_SPM_BUF_EL0_MMAP, 199e29efeb1SAntonio Nino Diaz {0} 200e29efeb1SAntonio Nino Diaz }; 201e29efeb1SAntonio Nino Diaz #endif 2023e4b8fdcSSoby Mathew #endif 2033d8256b2SMasahiro Yamada #ifdef IMAGE_BL32 2043e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = { 205402b3cf8SJulius Werner #ifndef __aarch64__ 206877cf3ffSSoby Mathew ARM_MAP_SHARED_RAM, 207950c6956SJoel Hutton ARM_V2M_MAP_MEM_PROTECT, 208877cf3ffSSoby Mathew #endif 2093e4b8fdcSSoby Mathew V2M_MAP_IOFPGA, 2103e4b8fdcSSoby Mathew MAP_DEVICE0, 2113e4b8fdcSSoby Mathew MAP_DEVICE1, 2123e4b8fdcSSoby Mathew {0} 2133e4b8fdcSSoby Mathew }; 2143e4b8fdcSSoby Mathew #endif 2153e4b8fdcSSoby Mathew 2169d870b79SZelalem Aweke #ifdef IMAGE_RMM 2179d870b79SZelalem Aweke const mmap_region_t plat_arm_mmap[] = { 2189d870b79SZelalem Aweke V2M_MAP_IOFPGA, 2199d870b79SZelalem Aweke MAP_DEVICE0, 2209d870b79SZelalem Aweke MAP_DEVICE1, 2219d870b79SZelalem Aweke {0} 2229d870b79SZelalem Aweke }; 2239d870b79SZelalem Aweke #endif 2249d870b79SZelalem Aweke 2253e4b8fdcSSoby Mathew ARM_CASSERT_MMAP 2263e4b8fdcSSoby Mathew 227955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER != FVP_CCN 228955242d8SJeenu Viswambharan static const int fvp_cci400_map[] = { 229955242d8SJeenu Viswambharan PLAT_FVP_CCI400_CLUS0_SL_PORT, 230955242d8SJeenu Viswambharan PLAT_FVP_CCI400_CLUS1_SL_PORT, 231955242d8SJeenu Viswambharan }; 232955242d8SJeenu Viswambharan 233955242d8SJeenu Viswambharan static const int fvp_cci5xx_map[] = { 234955242d8SJeenu Viswambharan PLAT_FVP_CCI5XX_CLUS0_SL_PORT, 235955242d8SJeenu Viswambharan PLAT_FVP_CCI5XX_CLUS1_SL_PORT, 236955242d8SJeenu Viswambharan }; 237955242d8SJeenu Viswambharan 238955242d8SJeenu Viswambharan static unsigned int get_interconnect_master(void) 239955242d8SJeenu Viswambharan { 240955242d8SJeenu Viswambharan unsigned int master; 241955242d8SJeenu Viswambharan u_register_t mpidr; 242955242d8SJeenu Viswambharan 243955242d8SJeenu Viswambharan mpidr = read_mpidr_el1(); 244583e0791SAntonio Nino Diaz master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ? 245955242d8SJeenu Viswambharan MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr); 246955242d8SJeenu Viswambharan 247955242d8SJeenu Viswambharan assert(master < FVP_CLUSTER_COUNT); 248955242d8SJeenu Viswambharan return master; 249955242d8SJeenu Viswambharan } 250955242d8SJeenu Viswambharan #endif 2513e4b8fdcSSoby Mathew 2523f3c341aSPaul Beesley #if defined(IMAGE_BL31) && SPM_MM 253e29efeb1SAntonio Nino Diaz /* 254e29efeb1SAntonio Nino Diaz * Boot information passed to a secure partition during initialisation. Linear 255e29efeb1SAntonio Nino Diaz * indices in MP information will be filled at runtime. 256e29efeb1SAntonio Nino Diaz */ 257aeaa225cSPaul Beesley static spm_mm_mp_info_t sp_mp_info[] = { 258e29efeb1SAntonio Nino Diaz [0] = {0x80000000, 0}, 259e29efeb1SAntonio Nino Diaz [1] = {0x80000001, 0}, 260e29efeb1SAntonio Nino Diaz [2] = {0x80000002, 0}, 261e29efeb1SAntonio Nino Diaz [3] = {0x80000003, 0}, 262e29efeb1SAntonio Nino Diaz [4] = {0x80000100, 0}, 263e29efeb1SAntonio Nino Diaz [5] = {0x80000101, 0}, 264e29efeb1SAntonio Nino Diaz [6] = {0x80000102, 0}, 265e29efeb1SAntonio Nino Diaz [7] = {0x80000103, 0}, 266e29efeb1SAntonio Nino Diaz }; 267e29efeb1SAntonio Nino Diaz 268aeaa225cSPaul Beesley const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = { 269e29efeb1SAntonio Nino Diaz .h.type = PARAM_SP_IMAGE_BOOT_INFO, 270e29efeb1SAntonio Nino Diaz .h.version = VERSION_1, 271aeaa225cSPaul Beesley .h.size = sizeof(spm_mm_boot_info_t), 272e29efeb1SAntonio Nino Diaz .h.attr = 0, 273e29efeb1SAntonio Nino Diaz .sp_mem_base = ARM_SP_IMAGE_BASE, 274e29efeb1SAntonio Nino Diaz .sp_mem_limit = ARM_SP_IMAGE_LIMIT, 275e29efeb1SAntonio Nino Diaz .sp_image_base = ARM_SP_IMAGE_BASE, 276e29efeb1SAntonio Nino Diaz .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE, 277e29efeb1SAntonio Nino Diaz .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE, 2780560efb9SArd Biesheuvel .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE, 279e29efeb1SAntonio Nino Diaz .sp_shared_buf_base = PLAT_SPM_BUF_BASE, 280e29efeb1SAntonio Nino Diaz .sp_image_size = ARM_SP_IMAGE_SIZE, 281e29efeb1SAntonio Nino Diaz .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE, 282e29efeb1SAntonio Nino Diaz .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE, 2830560efb9SArd Biesheuvel .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE, 284e29efeb1SAntonio Nino Diaz .sp_shared_buf_size = PLAT_SPM_BUF_SIZE, 285e29efeb1SAntonio Nino Diaz .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS, 286e29efeb1SAntonio Nino Diaz .num_cpus = PLATFORM_CORE_COUNT, 287e29efeb1SAntonio Nino Diaz .mp_info = &sp_mp_info[0], 288e29efeb1SAntonio Nino Diaz }; 289e29efeb1SAntonio Nino Diaz 290e29efeb1SAntonio Nino Diaz const struct mmap_region *plat_get_secure_partition_mmap(void *cookie) 291e29efeb1SAntonio Nino Diaz { 292e29efeb1SAntonio Nino Diaz return plat_arm_secure_partition_mmap; 293e29efeb1SAntonio Nino Diaz } 294e29efeb1SAntonio Nino Diaz 295aeaa225cSPaul Beesley const struct spm_mm_boot_info *plat_get_secure_partition_boot_info( 296e29efeb1SAntonio Nino Diaz void *cookie) 297e29efeb1SAntonio Nino Diaz { 298e29efeb1SAntonio Nino Diaz return &plat_arm_secure_partition_boot_info; 299e29efeb1SAntonio Nino Diaz } 300e29efeb1SAntonio Nino Diaz #endif 301e29efeb1SAntonio Nino Diaz 3023e4b8fdcSSoby Mathew /******************************************************************************* 3033e4b8fdcSSoby Mathew * A single boot loader stack is expected to work on both the Foundation FVP 3043e4b8fdcSSoby Mathew * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The 3053e4b8fdcSSoby Mathew * SYS_ID register provides a mechanism for detecting the differences between 3063e4b8fdcSSoby Mathew * these platforms. This information is stored in a per-BL array to allow the 3073e4b8fdcSSoby Mathew * code to take the correct path.Per BL platform configuration. 3083e4b8fdcSSoby Mathew ******************************************************************************/ 3094d010d0dSDaniel Boulby void __init fvp_config_setup(void) 3103e4b8fdcSSoby Mathew { 3113e4b8fdcSSoby Mathew unsigned int rev, hbi, bld, arch, sys_id; 3123e4b8fdcSSoby Mathew 3133e4b8fdcSSoby Mathew sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID); 3143e4b8fdcSSoby Mathew rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK; 3153e4b8fdcSSoby Mathew hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK; 3163e4b8fdcSSoby Mathew bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK; 3173e4b8fdcSSoby Mathew arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK; 3183e4b8fdcSSoby Mathew 3193e4b8fdcSSoby Mathew if (arch != ARCH_MODEL) { 3203e4b8fdcSSoby Mathew ERROR("This firmware is for FVP models\n"); 3213e4b8fdcSSoby Mathew panic(); 3223e4b8fdcSSoby Mathew } 3233e4b8fdcSSoby Mathew 3243e4b8fdcSSoby Mathew /* 3253e4b8fdcSSoby Mathew * The build field in the SYS_ID tells which variant of the GIC 3263e4b8fdcSSoby Mathew * memory is implemented by the model. 3273e4b8fdcSSoby Mathew */ 3283e4b8fdcSSoby Mathew switch (bld) { 3293e4b8fdcSSoby Mathew case BLD_GIC_VE_MMAP: 33021a3973dSSoby Mathew ERROR("Legacy Versatile Express memory map for GIC peripheral" 33121a3973dSSoby Mathew " is not supported\n"); 3323e4b8fdcSSoby Mathew panic(); 3333e4b8fdcSSoby Mathew break; 3343e4b8fdcSSoby Mathew case BLD_GIC_A53A57_MMAP: 3353e4b8fdcSSoby Mathew break; 3363e4b8fdcSSoby Mathew default: 3373e4b8fdcSSoby Mathew ERROR("Unsupported board build %x\n", bld); 3383e4b8fdcSSoby Mathew panic(); 3393e4b8fdcSSoby Mathew } 3403e4b8fdcSSoby Mathew 3413e4b8fdcSSoby Mathew /* 3423e4b8fdcSSoby Mathew * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010 3433e4b8fdcSSoby Mathew * for the Foundation FVP. 3443e4b8fdcSSoby Mathew */ 3453e4b8fdcSSoby Mathew switch (hbi) { 3463e4b8fdcSSoby Mathew case HBI_FOUNDATION_FVP: 3473e4b8fdcSSoby Mathew arm_config.flags = 0; 3483e4b8fdcSSoby Mathew 3493e4b8fdcSSoby Mathew /* 3503e4b8fdcSSoby Mathew * Check for supported revisions of Foundation FVP 3513e4b8fdcSSoby Mathew * Allow future revisions to run but emit warning diagnostic 3523e4b8fdcSSoby Mathew */ 3533e4b8fdcSSoby Mathew switch (rev) { 3543e4b8fdcSSoby Mathew case REV_FOUNDATION_FVP_V2_0: 3553e4b8fdcSSoby Mathew case REV_FOUNDATION_FVP_V2_1: 3563e4b8fdcSSoby Mathew case REV_FOUNDATION_FVP_v9_1: 3574faa4a1dSSandrine Bailleux case REV_FOUNDATION_FVP_v9_6: 3583e4b8fdcSSoby Mathew break; 3593e4b8fdcSSoby Mathew default: 3603e4b8fdcSSoby Mathew WARN("Unrecognized Foundation FVP revision %x\n", rev); 3613e4b8fdcSSoby Mathew break; 3623e4b8fdcSSoby Mathew } 3633e4b8fdcSSoby Mathew break; 3643e4b8fdcSSoby Mathew case HBI_BASE_FVP: 365955242d8SJeenu Viswambharan arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC); 3663e4b8fdcSSoby Mathew 3673e4b8fdcSSoby Mathew /* 3683e4b8fdcSSoby Mathew * Check for supported revisions 3693e4b8fdcSSoby Mathew * Allow future revisions to run but emit warning diagnostic 3703e4b8fdcSSoby Mathew */ 3713e4b8fdcSSoby Mathew switch (rev) { 3723e4b8fdcSSoby Mathew case REV_BASE_FVP_V0: 373955242d8SJeenu Viswambharan arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400; 374955242d8SJeenu Viswambharan break; 375955242d8SJeenu Viswambharan case REV_BASE_FVP_REVC: 3768431635bSIsla Mitchell arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 | 377955242d8SJeenu Viswambharan ARM_CONFIG_FVP_HAS_CCI5XX); 3783e4b8fdcSSoby Mathew break; 3793e4b8fdcSSoby Mathew default: 3803e4b8fdcSSoby Mathew WARN("Unrecognized Base FVP revision %x\n", rev); 3813e4b8fdcSSoby Mathew break; 3823e4b8fdcSSoby Mathew } 3833e4b8fdcSSoby Mathew break; 3843e4b8fdcSSoby Mathew default: 3853e4b8fdcSSoby Mathew ERROR("Unsupported board HBI number 0x%x\n", hbi); 3863e4b8fdcSSoby Mathew panic(); 3873e4b8fdcSSoby Mathew } 3888431635bSIsla Mitchell 3898431635bSIsla Mitchell /* 3908431635bSIsla Mitchell * We assume that the presence of MT bit, and therefore shifted 3918431635bSIsla Mitchell * affinities, is uniform across the platform: either all CPUs, or no 3928431635bSIsla Mitchell * CPUs implement it. 3938431635bSIsla Mitchell */ 394583e0791SAntonio Nino Diaz if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U) 3958431635bSIsla Mitchell arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF; 3963e4b8fdcSSoby Mathew } 3973e4b8fdcSSoby Mathew 3983e4b8fdcSSoby Mathew 3994d010d0dSDaniel Boulby void __init fvp_interconnect_init(void) 4003e4b8fdcSSoby Mathew { 40171237876SSoby Mathew #if FVP_INTERCONNECT_DRIVER == FVP_CCN 40271237876SSoby Mathew if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) { 403583e0791SAntonio Nino Diaz ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported"); 40471237876SSoby Mathew panic(); 40571237876SSoby Mathew } 406955242d8SJeenu Viswambharan 4073e4b8fdcSSoby Mathew plat_arm_interconnect_init(); 408955242d8SJeenu Viswambharan #else 409583e0791SAntonio Nino Diaz uintptr_t cci_base = 0U; 410583e0791SAntonio Nino Diaz const int *cci_map = NULL; 411583e0791SAntonio Nino Diaz unsigned int map_size = 0U; 412955242d8SJeenu Viswambharan 413955242d8SJeenu Viswambharan /* Initialize the right interconnect */ 414583e0791SAntonio Nino Diaz if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) { 415955242d8SJeenu Viswambharan cci_base = PLAT_FVP_CCI5XX_BASE; 416955242d8SJeenu Viswambharan cci_map = fvp_cci5xx_map; 417955242d8SJeenu Viswambharan map_size = ARRAY_SIZE(fvp_cci5xx_map); 418583e0791SAntonio Nino Diaz } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) { 419955242d8SJeenu Viswambharan cci_base = PLAT_FVP_CCI400_BASE; 420955242d8SJeenu Viswambharan cci_map = fvp_cci400_map; 421955242d8SJeenu Viswambharan map_size = ARRAY_SIZE(fvp_cci400_map); 422583e0791SAntonio Nino Diaz } else { 423583e0791SAntonio Nino Diaz return; 424955242d8SJeenu Viswambharan } 425955242d8SJeenu Viswambharan 426583e0791SAntonio Nino Diaz assert(cci_base != 0U); 427583e0791SAntonio Nino Diaz assert(cci_map != NULL); 428955242d8SJeenu Viswambharan cci_init(cci_base, cci_map, map_size); 429955242d8SJeenu Viswambharan #endif 43071237876SSoby Mathew } 4313e4b8fdcSSoby Mathew 4323e4b8fdcSSoby Mathew void fvp_interconnect_enable(void) 4333e4b8fdcSSoby Mathew { 434955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER == FVP_CCN 4353e4b8fdcSSoby Mathew plat_arm_interconnect_enter_coherency(); 436955242d8SJeenu Viswambharan #else 437955242d8SJeenu Viswambharan unsigned int master; 438955242d8SJeenu Viswambharan 439583e0791SAntonio Nino Diaz if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 | 440583e0791SAntonio Nino Diaz ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) { 441955242d8SJeenu Viswambharan master = get_interconnect_master(); 442955242d8SJeenu Viswambharan cci_enable_snoop_dvm_reqs(master); 443955242d8SJeenu Viswambharan } 444955242d8SJeenu Viswambharan #endif 4453e4b8fdcSSoby Mathew } 4463e4b8fdcSSoby Mathew 4473e4b8fdcSSoby Mathew void fvp_interconnect_disable(void) 4483e4b8fdcSSoby Mathew { 449955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER == FVP_CCN 4503e4b8fdcSSoby Mathew plat_arm_interconnect_exit_coherency(); 451955242d8SJeenu Viswambharan #else 452955242d8SJeenu Viswambharan unsigned int master; 453955242d8SJeenu Viswambharan 454583e0791SAntonio Nino Diaz if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 | 455583e0791SAntonio Nino Diaz ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) { 456955242d8SJeenu Viswambharan master = get_interconnect_master(); 457955242d8SJeenu Viswambharan cci_disable_snoop_dvm_reqs(master); 458955242d8SJeenu Viswambharan } 459955242d8SJeenu Viswambharan #endif 4603e4b8fdcSSoby Mathew } 461ba597da7SJohn Tsichritzis 46288c51c3fSManish V Badarkhe #if CRYPTO_SUPPORT 463ba597da7SJohn Tsichritzis int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size) 464ba597da7SJohn Tsichritzis { 465ba597da7SJohn Tsichritzis assert(heap_addr != NULL); 466ba597da7SJohn Tsichritzis assert(heap_size != NULL); 467ba597da7SJohn Tsichritzis 468ba597da7SJohn Tsichritzis return arm_get_mbedtls_heap(heap_addr, heap_size); 469ba597da7SJohn Tsichritzis } 47088c51c3fSManish V Badarkhe #endif /* CRYPTO_SUPPORT */ 4711b597c22SAlexei Fedorov 4721b597c22SAlexei Fedorov void fvp_timer_init(void) 4731b597c22SAlexei Fedorov { 474fddfb3baSMadhukar Pappireddy #if USE_SP804_TIMER 4751b597c22SAlexei Fedorov /* Enable the clock override for SP804 timer 0, which means that no 4761b597c22SAlexei Fedorov * clock dividers are applied and the raw (35MHz) clock will be used. 4771b597c22SAlexei Fedorov */ 4781b597c22SAlexei Fedorov mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV); 4791b597c22SAlexei Fedorov 4801b597c22SAlexei Fedorov /* Initialize delay timer driver using SP804 dual timer 0 */ 4811b597c22SAlexei Fedorov sp804_timer_init(V2M_SP804_TIMER0_BASE, 4821b597c22SAlexei Fedorov SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV); 4831b597c22SAlexei Fedorov #else 4841b597c22SAlexei Fedorov generic_delay_timer_init(); 4851b597c22SAlexei Fedorov 4861b597c22SAlexei Fedorov /* Enable System level generic timer */ 4871b597c22SAlexei Fedorov mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF, 4881b597c22SAlexei Fedorov CNTCR_FCREQ(0U) | CNTCR_EN); 489fddfb3baSMadhukar Pappireddy #endif /* USE_SP804_TIMER */ 4901b597c22SAlexei Fedorov } 491ed9653ffSManish V Badarkhe 492ed9653ffSManish V Badarkhe /***************************************************************************** 493ed9653ffSManish V Badarkhe * plat_is_smccc_feature_available() - This function checks whether SMCCC 494ed9653ffSManish V Badarkhe * feature is availabile for platform. 495ed9653ffSManish V Badarkhe * @fid: SMCCC function id 496ed9653ffSManish V Badarkhe * 497ed9653ffSManish V Badarkhe * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and 498ed9653ffSManish V Badarkhe * SMC_ARCH_CALL_NOT_SUPPORTED otherwise. 499ed9653ffSManish V Badarkhe *****************************************************************************/ 500ed9653ffSManish V Badarkhe int32_t plat_is_smccc_feature_available(u_register_t fid) 501ed9653ffSManish V Badarkhe { 502ed9653ffSManish V Badarkhe switch (fid) { 503ed9653ffSManish V Badarkhe case SMCCC_ARCH_SOC_ID: 504ed9653ffSManish V Badarkhe return SMC_ARCH_CALL_SUCCESS; 505ed9653ffSManish V Badarkhe default: 506ed9653ffSManish V Badarkhe return SMC_ARCH_CALL_NOT_SUPPORTED; 507ed9653ffSManish V Badarkhe } 508ed9653ffSManish V Badarkhe } 509ed9653ffSManish V Badarkhe 510ed9653ffSManish V Badarkhe /* Get SOC version */ 511ed9653ffSManish V Badarkhe int32_t plat_get_soc_version(void) 512ed9653ffSManish V Badarkhe { 513ed9653ffSManish V Badarkhe return (int32_t) 514dfff4686SYann Gautier (SOC_ID_SET_JEP_106(ARM_SOC_CONTINUATION_CODE, 515dfff4686SYann Gautier ARM_SOC_IDENTIFICATION_CODE) | 516dfff4686SYann Gautier (FVP_SOC_ID & SOC_ID_IMPL_DEF_MASK)); 517ed9653ffSManish V Badarkhe } 518ed9653ffSManish V Badarkhe 519ed9653ffSManish V Badarkhe /* Get SOC revision */ 520ed9653ffSManish V Badarkhe int32_t plat_get_soc_revision(void) 521ed9653ffSManish V Badarkhe { 522ed9653ffSManish V Badarkhe unsigned int sys_id; 523ed9653ffSManish V Badarkhe 524ed9653ffSManish V Badarkhe sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID); 525dfff4686SYann Gautier return (int32_t)(((sys_id >> V2M_SYS_ID_REV_SHIFT) & 526dfff4686SYann Gautier V2M_SYS_ID_REV_MASK) & SOC_ID_REV_MASK); 527ed9653ffSManish V Badarkhe } 5288c980a4aSJavier Almansa Sobrino 5298c980a4aSJavier Almansa Sobrino #if ENABLE_RME 5308c980a4aSJavier Almansa Sobrino /* 5318c980a4aSJavier Almansa Sobrino * Get a pointer to the RMM-EL3 Shared buffer and return it 5328c980a4aSJavier Almansa Sobrino * through the pointer passed as parameter. 5338c980a4aSJavier Almansa Sobrino * 5348c980a4aSJavier Almansa Sobrino * This function returns the size of the shared buffer. 5358c980a4aSJavier Almansa Sobrino */ 5368c980a4aSJavier Almansa Sobrino size_t plat_rmmd_get_el3_rmm_shared_mem(uintptr_t *shared) 5378c980a4aSJavier Almansa Sobrino { 5388c980a4aSJavier Almansa Sobrino *shared = (uintptr_t)RMM_SHARED_BASE; 5398c980a4aSJavier Almansa Sobrino 5408c980a4aSJavier Almansa Sobrino return (size_t)RMM_SHARED_SIZE; 5418c980a4aSJavier Almansa Sobrino } 5421d0ca40eSJavier Almansa Sobrino 543a97bfa5fSAlexeiFedorov int plat_rmmd_load_manifest(struct rmm_manifest *manifest) 5441d0ca40eSJavier Almansa Sobrino { 54582685904SAlexeiFedorov uint64_t checksum, num_banks; 54682685904SAlexeiFedorov struct ns_dram_bank *bank_ptr; 547a97bfa5fSAlexeiFedorov 5481d0ca40eSJavier Almansa Sobrino assert(manifest != NULL); 5491d0ca40eSJavier Almansa Sobrino 55082685904SAlexeiFedorov /* Get number of DRAM banks */ 55182685904SAlexeiFedorov num_banks = FCONF_GET_PROPERTY(hw_config, dram_layout, num_banks); 55282685904SAlexeiFedorov assert(num_banks <= ARM_DRAM_NUM_BANKS); 55382685904SAlexeiFedorov 5541d0ca40eSJavier Almansa Sobrino manifest->version = RMMD_MANIFEST_VERSION; 555dc0ca64eSJavier Almansa Sobrino manifest->padding = 0U; /* RES0 */ 5561d0ca40eSJavier Almansa Sobrino manifest->plat_data = (uintptr_t)NULL; 55782685904SAlexeiFedorov manifest->plat_dram.num_banks = num_banks; 558a97bfa5fSAlexeiFedorov 55982685904SAlexeiFedorov /* 56082685904SAlexeiFedorov * Array ns_dram_banks[] follows ns_dram_info structure: 56182685904SAlexeiFedorov * 56282685904SAlexeiFedorov * +-----------------------------------+ 56382685904SAlexeiFedorov * | offset | field | comment | 56482685904SAlexeiFedorov * +----------+-----------+------------+ 56582685904SAlexeiFedorov * | 0 | version | 0x00000002 | 56682685904SAlexeiFedorov * +----------+-----------+------------+ 56782685904SAlexeiFedorov * | 4 | padding | 0x00000000 | 56882685904SAlexeiFedorov * +----------+-----------+------------+ 56982685904SAlexeiFedorov * | 8 | plat_data | NULL | 57082685904SAlexeiFedorov * +----------+-----------+------------+ 57182685904SAlexeiFedorov * | 16 | num_banks | | 57282685904SAlexeiFedorov * +----------+-----------+ | 57382685904SAlexeiFedorov * | 24 | banks | plat_dram | 57482685904SAlexeiFedorov * +----------+-----------+ | 57582685904SAlexeiFedorov * | 32 | checksum | | 57682685904SAlexeiFedorov * +----------+-----------+------------+ 57782685904SAlexeiFedorov * | 40 | base 0 | | 57882685904SAlexeiFedorov * +----------+-----------+ bank[0] | 57982685904SAlexeiFedorov * | 48 | size 0 | | 58082685904SAlexeiFedorov * +----------+-----------+------------+ 58182685904SAlexeiFedorov * | 56 | base 1 | | 58282685904SAlexeiFedorov * +----------+-----------+ bank[1] | 58382685904SAlexeiFedorov * | 64 | size 1 | | 58482685904SAlexeiFedorov * +----------+-----------+------------+ 58582685904SAlexeiFedorov */ 58682685904SAlexeiFedorov bank_ptr = (struct ns_dram_bank *) 58782685904SAlexeiFedorov ((uintptr_t)&manifest->plat_dram.checksum + 58882685904SAlexeiFedorov sizeof(manifest->plat_dram.checksum)); 589a97bfa5fSAlexeiFedorov 59082685904SAlexeiFedorov manifest->plat_dram.banks = bank_ptr; 591a97bfa5fSAlexeiFedorov 592a97bfa5fSAlexeiFedorov /* Calculate checksum of plat_dram structure */ 59382685904SAlexeiFedorov checksum = num_banks + (uint64_t)bank_ptr; 594a97bfa5fSAlexeiFedorov 59582685904SAlexeiFedorov /* Store FVP DRAM banks data in Boot Manifest */ 59682685904SAlexeiFedorov for (unsigned long i = 0UL; i < num_banks; i++) { 59782685904SAlexeiFedorov uintptr_t base = FCONF_GET_PROPERTY(hw_config, dram_layout, dram_bank[i].base); 59882685904SAlexeiFedorov uint64_t size = FCONF_GET_PROPERTY(hw_config, dram_layout, dram_bank[i].size); 59982685904SAlexeiFedorov 60082685904SAlexeiFedorov bank_ptr[i].base = base; 60182685904SAlexeiFedorov bank_ptr[i].size = size; 60282685904SAlexeiFedorov 60382685904SAlexeiFedorov /* Update checksum */ 60482685904SAlexeiFedorov checksum += base + size; 605a97bfa5fSAlexeiFedorov } 606a97bfa5fSAlexeiFedorov 607a97bfa5fSAlexeiFedorov /* Checksum must be 0 */ 60882685904SAlexeiFedorov manifest->plat_dram.checksum = ~checksum + 1UL; 6091d0ca40eSJavier Almansa Sobrino 6101d0ca40eSJavier Almansa Sobrino return 0; 6111d0ca40eSJavier Almansa Sobrino } 612a97bfa5fSAlexeiFedorov #endif /* ENABLE_RME */ 613