xref: /rk3399_ARM-atf/plat/arm/board/fvp/fvp_common.c (revision 09d40e0e08283a249e7dce0e106c07c5141f9b7e)
13e4b8fdcSSoby Mathew /*
21af540efSRoberto Vargas  * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
33e4b8fdcSSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
53e4b8fdcSSoby Mathew  */
63e4b8fdcSSoby Mathew 
7*09d40e0eSAntonio Nino Diaz #include <assert.h>
8*09d40e0eSAntonio Nino Diaz 
9*09d40e0eSAntonio Nino Diaz #include <common/debug.h>
10*09d40e0eSAntonio Nino Diaz #include <drivers/arm/cci.h>
11*09d40e0eSAntonio Nino Diaz #include <drivers/arm/ccn.h>
12*09d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h>
13*09d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
14*09d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_compat.h>
15*09d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
16*09d40e0eSAntonio Nino Diaz #include <services/secure_partition.h>
17*09d40e0eSAntonio Nino Diaz 
183e4b8fdcSSoby Mathew #include <arm_config.h>
193e4b8fdcSSoby Mathew #include <arm_def.h>
20e29efeb1SAntonio Nino Diaz #include <arm_spm_def.h>
213e4b8fdcSSoby Mathew #include <plat_arm.h>
223e4b8fdcSSoby Mathew #include <v2m_def.h>
2303987d01SAntonio Nino Diaz 
243e4b8fdcSSoby Mathew #include "../fvp_def.h"
251af540efSRoberto Vargas #include "fvp_private.h"
263e4b8fdcSSoby Mathew 
273e4b8fdcSSoby Mathew /* Defines for GIC Driver build time selection */
283e4b8fdcSSoby Mathew #define FVP_GICV2		1
293e4b8fdcSSoby Mathew #define FVP_GICV3		2
303e4b8fdcSSoby Mathew 
313e4b8fdcSSoby Mathew /*******************************************************************************
323e4b8fdcSSoby Mathew  * arm_config holds the characteristics of the differences between the three FVP
333e4b8fdcSSoby Mathew  * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
343e4b8fdcSSoby Mathew  * at each boot stage by the primary before enabling the MMU (to allow
353e4b8fdcSSoby Mathew  * interconnect configuration) & used thereafter. Each BL will have its own copy
363e4b8fdcSSoby Mathew  * to allow independent operation.
373e4b8fdcSSoby Mathew  ******************************************************************************/
383e4b8fdcSSoby Mathew arm_config_t arm_config;
393e4b8fdcSSoby Mathew 
403e4b8fdcSSoby Mathew #define MAP_DEVICE0	MAP_REGION_FLAT(DEVICE0_BASE,			\
413e4b8fdcSSoby Mathew 					DEVICE0_SIZE,			\
423e4b8fdcSSoby Mathew 					MT_DEVICE | MT_RW | MT_SECURE)
433e4b8fdcSSoby Mathew 
443e4b8fdcSSoby Mathew #define MAP_DEVICE1	MAP_REGION_FLAT(DEVICE1_BASE,			\
453e4b8fdcSSoby Mathew 					DEVICE1_SIZE,			\
463e4b8fdcSSoby Mathew 					MT_DEVICE | MT_RW | MT_SECURE)
473e4b8fdcSSoby Mathew 
48284c3d67SSandrine Bailleux /*
49284c3d67SSandrine Bailleux  * Need to be mapped with write permissions in order to set a new non-volatile
50284c3d67SSandrine Bailleux  * counter value.
51284c3d67SSandrine Bailleux  */
523e4b8fdcSSoby Mathew #define MAP_DEVICE2	MAP_REGION_FLAT(DEVICE2_BASE,			\
533e4b8fdcSSoby Mathew 					DEVICE2_SIZE,			\
54fe7de035SAntonio Nino Diaz 					MT_DEVICE | MT_RW | MT_SECURE)
553e4b8fdcSSoby Mathew 
563e4b8fdcSSoby Mathew /*
57b5fa6563SSandrine Bailleux  * Table of memory regions for various BL stages to map using the MMU.
580916c38dSRoberto Vargas  * This doesn't include Trusted SRAM as setup_page_tables() already takes care
590916c38dSRoberto Vargas  * of mapping it.
6091fad655SSandrine Bailleux  *
6191fad655SSandrine Bailleux  * The flash needs to be mapped as writable in order to erase the FIP's Table of
6291fad655SSandrine Bailleux  * Contents in case of unrecoverable error (see plat_error_handler()).
633e4b8fdcSSoby Mathew  */
643d8256b2SMasahiro Yamada #ifdef IMAGE_BL1
653e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
663e4b8fdcSSoby Mathew 	ARM_MAP_SHARED_RAM,
673e4b8fdcSSoby Mathew 	V2M_MAP_FLASH0_RW,
683e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
693e4b8fdcSSoby Mathew 	MAP_DEVICE0,
703e4b8fdcSSoby Mathew 	MAP_DEVICE1,
713e4b8fdcSSoby Mathew #if TRUSTED_BOARD_BOOT
72284c3d67SSandrine Bailleux 	/* To access the Root of Trust Public Key registers. */
73284c3d67SSandrine Bailleux 	MAP_DEVICE2,
74284c3d67SSandrine Bailleux 	/* Map DRAM to authenticate NS_BL2U image. */
753e4b8fdcSSoby Mathew 	ARM_MAP_NS_DRAM1,
763e4b8fdcSSoby Mathew #endif
773e4b8fdcSSoby Mathew 	{0}
783e4b8fdcSSoby Mathew };
793e4b8fdcSSoby Mathew #endif
803d8256b2SMasahiro Yamada #ifdef IMAGE_BL2
813e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
823e4b8fdcSSoby Mathew 	ARM_MAP_SHARED_RAM,
833e4b8fdcSSoby Mathew 	V2M_MAP_FLASH0_RW,
843e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
853e4b8fdcSSoby Mathew 	MAP_DEVICE0,
863e4b8fdcSSoby Mathew 	MAP_DEVICE1,
873e4b8fdcSSoby Mathew 	ARM_MAP_NS_DRAM1,
88b09ba056SRoberto Vargas #ifdef AARCH64
89b09ba056SRoberto Vargas 	ARM_MAP_DRAM2,
90b09ba056SRoberto Vargas #endif
913eb2d672SSandrine Bailleux #ifdef SPD_tspd
923e4b8fdcSSoby Mathew 	ARM_MAP_TSP_SEC_MEM,
933eb2d672SSandrine Bailleux #endif
94284c3d67SSandrine Bailleux #if TRUSTED_BOARD_BOOT
95284c3d67SSandrine Bailleux 	/* To access the Root of Trust Public Key registers. */
96284c3d67SSandrine Bailleux 	MAP_DEVICE2,
9760e19f57SAntonio Nino Diaz #if !BL2_AT_EL3
98ba597da7SJohn Tsichritzis 	ARM_MAP_BL1_RW,
9960e19f57SAntonio Nino Diaz #endif
100ba597da7SJohn Tsichritzis #endif /* TRUSTED_BOARD_BOOT */
101680389a6SAntonio Nino Diaz #if ENABLE_SPM && SPM_DEPRECATED
102e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_MMAP,
103e29efeb1SAntonio Nino Diaz #endif
104680389a6SAntonio Nino Diaz #if ENABLE_SPM && !SPM_DEPRECATED
105680389a6SAntonio Nino Diaz 	PLAT_MAP_SP_PACKAGE_MEM_RW,
106680389a6SAntonio Nino Diaz #endif
1073e4b8fdcSSoby Mathew #if ARM_BL31_IN_DRAM
1083e4b8fdcSSoby Mathew 	ARM_MAP_BL31_SEC_DRAM,
1093e4b8fdcSSoby Mathew #endif
110810d9213SJens Wiklander #ifdef SPD_opteed
111b3ba6fdaSSoby Mathew 	ARM_MAP_OPTEE_CORE_MEM,
112810d9213SJens Wiklander 	ARM_OPTEE_PAGEABLE_LOAD_MEM,
113810d9213SJens Wiklander #endif
1143e4b8fdcSSoby Mathew 	{0}
1153e4b8fdcSSoby Mathew };
1163e4b8fdcSSoby Mathew #endif
1173d8256b2SMasahiro Yamada #ifdef IMAGE_BL2U
1183e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
1193e4b8fdcSSoby Mathew 	MAP_DEVICE0,
1203e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
1213e4b8fdcSSoby Mathew 	{0}
1223e4b8fdcSSoby Mathew };
1233e4b8fdcSSoby Mathew #endif
1243d8256b2SMasahiro Yamada #ifdef IMAGE_BL31
1253e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
1263e4b8fdcSSoby Mathew 	ARM_MAP_SHARED_RAM,
127e35a3fb5SSoby Mathew 	ARM_MAP_EL3_TZC_DRAM,
1283e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
1293e4b8fdcSSoby Mathew 	MAP_DEVICE0,
1303e4b8fdcSSoby Mathew 	MAP_DEVICE1,
131f145403cSRoberto Vargas 	ARM_V2M_MAP_MEM_PROTECT,
13209d413a1SAntonio Nino Diaz #if ENABLE_SPM && SPM_DEPRECATED
133e29efeb1SAntonio Nino Diaz 	ARM_SPM_BUF_EL3_MMAP,
134e29efeb1SAntonio Nino Diaz #endif
135680389a6SAntonio Nino Diaz #if ENABLE_SPM && !SPM_DEPRECATED
136680389a6SAntonio Nino Diaz 	PLAT_MAP_SP_PACKAGE_MEM_RO,
137680389a6SAntonio Nino Diaz #endif
1383e4b8fdcSSoby Mathew 	{0}
1393e4b8fdcSSoby Mathew };
140e29efeb1SAntonio Nino Diaz 
14109d413a1SAntonio Nino Diaz #if ENABLE_SPM && defined(IMAGE_BL31) && SPM_DEPRECATED
142e29efeb1SAntonio Nino Diaz const mmap_region_t plat_arm_secure_partition_mmap[] = {
143e29efeb1SAntonio Nino Diaz 	V2M_MAP_IOFPGA_EL0, /* for the UART */
144c4fa1739SSandrine Bailleux 	MAP_REGION_FLAT(DEVICE0_BASE,				\
145c4fa1739SSandrine Bailleux 			DEVICE0_SIZE,				\
146c4fa1739SSandrine Bailleux 			MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
147e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_MMAP,
148e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_NS_BUF_MMAP,
149e29efeb1SAntonio Nino Diaz 	ARM_SP_IMAGE_RW_MMAP,
150e29efeb1SAntonio Nino Diaz 	ARM_SPM_BUF_EL0_MMAP,
151e29efeb1SAntonio Nino Diaz 	{0}
152e29efeb1SAntonio Nino Diaz };
153e29efeb1SAntonio Nino Diaz #endif
1543e4b8fdcSSoby Mathew #endif
1553d8256b2SMasahiro Yamada #ifdef IMAGE_BL32
1563e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = {
157877cf3ffSSoby Mathew #ifdef AARCH32
158877cf3ffSSoby Mathew 	ARM_MAP_SHARED_RAM,
159950c6956SJoel Hutton 	ARM_V2M_MAP_MEM_PROTECT,
160877cf3ffSSoby Mathew #endif
1613e4b8fdcSSoby Mathew 	V2M_MAP_IOFPGA,
1623e4b8fdcSSoby Mathew 	MAP_DEVICE0,
1633e4b8fdcSSoby Mathew 	MAP_DEVICE1,
1643e4b8fdcSSoby Mathew 	{0}
1653e4b8fdcSSoby Mathew };
1663e4b8fdcSSoby Mathew #endif
1673e4b8fdcSSoby Mathew 
1683e4b8fdcSSoby Mathew ARM_CASSERT_MMAP
1693e4b8fdcSSoby Mathew 
170955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER != FVP_CCN
171955242d8SJeenu Viswambharan static const int fvp_cci400_map[] = {
172955242d8SJeenu Viswambharan 	PLAT_FVP_CCI400_CLUS0_SL_PORT,
173955242d8SJeenu Viswambharan 	PLAT_FVP_CCI400_CLUS1_SL_PORT,
174955242d8SJeenu Viswambharan };
175955242d8SJeenu Viswambharan 
176955242d8SJeenu Viswambharan static const int fvp_cci5xx_map[] = {
177955242d8SJeenu Viswambharan 	PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
178955242d8SJeenu Viswambharan 	PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
179955242d8SJeenu Viswambharan };
180955242d8SJeenu Viswambharan 
181955242d8SJeenu Viswambharan static unsigned int get_interconnect_master(void)
182955242d8SJeenu Viswambharan {
183955242d8SJeenu Viswambharan 	unsigned int master;
184955242d8SJeenu Viswambharan 	u_register_t mpidr;
185955242d8SJeenu Viswambharan 
186955242d8SJeenu Viswambharan 	mpidr = read_mpidr_el1();
187583e0791SAntonio Nino Diaz 	master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
188955242d8SJeenu Viswambharan 		MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
189955242d8SJeenu Viswambharan 
190955242d8SJeenu Viswambharan 	assert(master < FVP_CLUSTER_COUNT);
191955242d8SJeenu Viswambharan 	return master;
192955242d8SJeenu Viswambharan }
193955242d8SJeenu Viswambharan #endif
1943e4b8fdcSSoby Mathew 
19508aa122bSAntonio Nino Diaz #if ENABLE_SPM && defined(IMAGE_BL31) && SPM_DEPRECATED
196e29efeb1SAntonio Nino Diaz /*
197e29efeb1SAntonio Nino Diaz  * Boot information passed to a secure partition during initialisation. Linear
198e29efeb1SAntonio Nino Diaz  * indices in MP information will be filled at runtime.
199e29efeb1SAntonio Nino Diaz  */
200e29efeb1SAntonio Nino Diaz static secure_partition_mp_info_t sp_mp_info[] = {
201e29efeb1SAntonio Nino Diaz 	[0] = {0x80000000, 0},
202e29efeb1SAntonio Nino Diaz 	[1] = {0x80000001, 0},
203e29efeb1SAntonio Nino Diaz 	[2] = {0x80000002, 0},
204e29efeb1SAntonio Nino Diaz 	[3] = {0x80000003, 0},
205e29efeb1SAntonio Nino Diaz 	[4] = {0x80000100, 0},
206e29efeb1SAntonio Nino Diaz 	[5] = {0x80000101, 0},
207e29efeb1SAntonio Nino Diaz 	[6] = {0x80000102, 0},
208e29efeb1SAntonio Nino Diaz 	[7] = {0x80000103, 0},
209e29efeb1SAntonio Nino Diaz };
210e29efeb1SAntonio Nino Diaz 
211e29efeb1SAntonio Nino Diaz const secure_partition_boot_info_t plat_arm_secure_partition_boot_info = {
212e29efeb1SAntonio Nino Diaz 	.h.type              = PARAM_SP_IMAGE_BOOT_INFO,
213e29efeb1SAntonio Nino Diaz 	.h.version           = VERSION_1,
214e29efeb1SAntonio Nino Diaz 	.h.size              = sizeof(secure_partition_boot_info_t),
215e29efeb1SAntonio Nino Diaz 	.h.attr              = 0,
216e29efeb1SAntonio Nino Diaz 	.sp_mem_base         = ARM_SP_IMAGE_BASE,
217e29efeb1SAntonio Nino Diaz 	.sp_mem_limit        = ARM_SP_IMAGE_LIMIT,
218e29efeb1SAntonio Nino Diaz 	.sp_image_base       = ARM_SP_IMAGE_BASE,
219e29efeb1SAntonio Nino Diaz 	.sp_stack_base       = PLAT_SP_IMAGE_STACK_BASE,
220e29efeb1SAntonio Nino Diaz 	.sp_heap_base        = ARM_SP_IMAGE_HEAP_BASE,
221e29efeb1SAntonio Nino Diaz 	.sp_ns_comm_buf_base = ARM_SP_IMAGE_NS_BUF_BASE,
222e29efeb1SAntonio Nino Diaz 	.sp_shared_buf_base  = PLAT_SPM_BUF_BASE,
223e29efeb1SAntonio Nino Diaz 	.sp_image_size       = ARM_SP_IMAGE_SIZE,
224e29efeb1SAntonio Nino Diaz 	.sp_pcpu_stack_size  = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
225e29efeb1SAntonio Nino Diaz 	.sp_heap_size        = ARM_SP_IMAGE_HEAP_SIZE,
226e29efeb1SAntonio Nino Diaz 	.sp_ns_comm_buf_size = ARM_SP_IMAGE_NS_BUF_SIZE,
227e29efeb1SAntonio Nino Diaz 	.sp_shared_buf_size  = PLAT_SPM_BUF_SIZE,
228e29efeb1SAntonio Nino Diaz 	.num_sp_mem_regions  = ARM_SP_IMAGE_NUM_MEM_REGIONS,
229e29efeb1SAntonio Nino Diaz 	.num_cpus            = PLATFORM_CORE_COUNT,
230e29efeb1SAntonio Nino Diaz 	.mp_info             = &sp_mp_info[0],
231e29efeb1SAntonio Nino Diaz };
232e29efeb1SAntonio Nino Diaz 
233e29efeb1SAntonio Nino Diaz const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
234e29efeb1SAntonio Nino Diaz {
235e29efeb1SAntonio Nino Diaz 	return plat_arm_secure_partition_mmap;
236e29efeb1SAntonio Nino Diaz }
237e29efeb1SAntonio Nino Diaz 
238e29efeb1SAntonio Nino Diaz const struct secure_partition_boot_info *plat_get_secure_partition_boot_info(
239e29efeb1SAntonio Nino Diaz 		void *cookie)
240e29efeb1SAntonio Nino Diaz {
241e29efeb1SAntonio Nino Diaz 	return &plat_arm_secure_partition_boot_info;
242e29efeb1SAntonio Nino Diaz }
243e29efeb1SAntonio Nino Diaz #endif
244e29efeb1SAntonio Nino Diaz 
2453e4b8fdcSSoby Mathew /*******************************************************************************
2463e4b8fdcSSoby Mathew  * A single boot loader stack is expected to work on both the Foundation FVP
2473e4b8fdcSSoby Mathew  * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
2483e4b8fdcSSoby Mathew  * SYS_ID register provides a mechanism for detecting the differences between
2493e4b8fdcSSoby Mathew  * these platforms. This information is stored in a per-BL array to allow the
2503e4b8fdcSSoby Mathew  * code to take the correct path.Per BL platform configuration.
2513e4b8fdcSSoby Mathew  ******************************************************************************/
2524d010d0dSDaniel Boulby void __init fvp_config_setup(void)
2533e4b8fdcSSoby Mathew {
2543e4b8fdcSSoby Mathew 	unsigned int rev, hbi, bld, arch, sys_id;
2553e4b8fdcSSoby Mathew 
2563e4b8fdcSSoby Mathew 	sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
2573e4b8fdcSSoby Mathew 	rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
2583e4b8fdcSSoby Mathew 	hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
2593e4b8fdcSSoby Mathew 	bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
2603e4b8fdcSSoby Mathew 	arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
2613e4b8fdcSSoby Mathew 
2623e4b8fdcSSoby Mathew 	if (arch != ARCH_MODEL) {
2633e4b8fdcSSoby Mathew 		ERROR("This firmware is for FVP models\n");
2643e4b8fdcSSoby Mathew 		panic();
2653e4b8fdcSSoby Mathew 	}
2663e4b8fdcSSoby Mathew 
2673e4b8fdcSSoby Mathew 	/*
2683e4b8fdcSSoby Mathew 	 * The build field in the SYS_ID tells which variant of the GIC
2693e4b8fdcSSoby Mathew 	 * memory is implemented by the model.
2703e4b8fdcSSoby Mathew 	 */
2713e4b8fdcSSoby Mathew 	switch (bld) {
2723e4b8fdcSSoby Mathew 	case BLD_GIC_VE_MMAP:
27321a3973dSSoby Mathew 		ERROR("Legacy Versatile Express memory map for GIC peripheral"
27421a3973dSSoby Mathew 				" is not supported\n");
2753e4b8fdcSSoby Mathew 		panic();
2763e4b8fdcSSoby Mathew 		break;
2773e4b8fdcSSoby Mathew 	case BLD_GIC_A53A57_MMAP:
2783e4b8fdcSSoby Mathew 		break;
2793e4b8fdcSSoby Mathew 	default:
2803e4b8fdcSSoby Mathew 		ERROR("Unsupported board build %x\n", bld);
2813e4b8fdcSSoby Mathew 		panic();
2823e4b8fdcSSoby Mathew 	}
2833e4b8fdcSSoby Mathew 
2843e4b8fdcSSoby Mathew 	/*
2853e4b8fdcSSoby Mathew 	 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
2863e4b8fdcSSoby Mathew 	 * for the Foundation FVP.
2873e4b8fdcSSoby Mathew 	 */
2883e4b8fdcSSoby Mathew 	switch (hbi) {
2893e4b8fdcSSoby Mathew 	case HBI_FOUNDATION_FVP:
2903e4b8fdcSSoby Mathew 		arm_config.flags = 0;
2913e4b8fdcSSoby Mathew 
2923e4b8fdcSSoby Mathew 		/*
2933e4b8fdcSSoby Mathew 		 * Check for supported revisions of Foundation FVP
2943e4b8fdcSSoby Mathew 		 * Allow future revisions to run but emit warning diagnostic
2953e4b8fdcSSoby Mathew 		 */
2963e4b8fdcSSoby Mathew 		switch (rev) {
2973e4b8fdcSSoby Mathew 		case REV_FOUNDATION_FVP_V2_0:
2983e4b8fdcSSoby Mathew 		case REV_FOUNDATION_FVP_V2_1:
2993e4b8fdcSSoby Mathew 		case REV_FOUNDATION_FVP_v9_1:
3004faa4a1dSSandrine Bailleux 		case REV_FOUNDATION_FVP_v9_6:
3013e4b8fdcSSoby Mathew 			break;
3023e4b8fdcSSoby Mathew 		default:
3033e4b8fdcSSoby Mathew 			WARN("Unrecognized Foundation FVP revision %x\n", rev);
3043e4b8fdcSSoby Mathew 			break;
3053e4b8fdcSSoby Mathew 		}
3063e4b8fdcSSoby Mathew 		break;
3073e4b8fdcSSoby Mathew 	case HBI_BASE_FVP:
308955242d8SJeenu Viswambharan 		arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
3093e4b8fdcSSoby Mathew 
3103e4b8fdcSSoby Mathew 		/*
3113e4b8fdcSSoby Mathew 		 * Check for supported revisions
3123e4b8fdcSSoby Mathew 		 * Allow future revisions to run but emit warning diagnostic
3133e4b8fdcSSoby Mathew 		 */
3143e4b8fdcSSoby Mathew 		switch (rev) {
3153e4b8fdcSSoby Mathew 		case REV_BASE_FVP_V0:
316955242d8SJeenu Viswambharan 			arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
317955242d8SJeenu Viswambharan 			break;
318955242d8SJeenu Viswambharan 		case REV_BASE_FVP_REVC:
3198431635bSIsla Mitchell 			arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
320955242d8SJeenu Viswambharan 					ARM_CONFIG_FVP_HAS_CCI5XX);
3213e4b8fdcSSoby Mathew 			break;
3223e4b8fdcSSoby Mathew 		default:
3233e4b8fdcSSoby Mathew 			WARN("Unrecognized Base FVP revision %x\n", rev);
3243e4b8fdcSSoby Mathew 			break;
3253e4b8fdcSSoby Mathew 		}
3263e4b8fdcSSoby Mathew 		break;
3273e4b8fdcSSoby Mathew 	default:
3283e4b8fdcSSoby Mathew 		ERROR("Unsupported board HBI number 0x%x\n", hbi);
3293e4b8fdcSSoby Mathew 		panic();
3303e4b8fdcSSoby Mathew 	}
3318431635bSIsla Mitchell 
3328431635bSIsla Mitchell 	/*
3338431635bSIsla Mitchell 	 * We assume that the presence of MT bit, and therefore shifted
3348431635bSIsla Mitchell 	 * affinities, is uniform across the platform: either all CPUs, or no
3358431635bSIsla Mitchell 	 * CPUs implement it.
3368431635bSIsla Mitchell 	 */
337583e0791SAntonio Nino Diaz 	if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
3388431635bSIsla Mitchell 		arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
3393e4b8fdcSSoby Mathew }
3403e4b8fdcSSoby Mathew 
3413e4b8fdcSSoby Mathew 
3424d010d0dSDaniel Boulby void __init fvp_interconnect_init(void)
3433e4b8fdcSSoby Mathew {
34471237876SSoby Mathew #if FVP_INTERCONNECT_DRIVER == FVP_CCN
34571237876SSoby Mathew 	if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
346583e0791SAntonio Nino Diaz 		ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
34771237876SSoby Mathew 		panic();
34871237876SSoby Mathew 	}
349955242d8SJeenu Viswambharan 
3503e4b8fdcSSoby Mathew 	plat_arm_interconnect_init();
351955242d8SJeenu Viswambharan #else
352583e0791SAntonio Nino Diaz 	uintptr_t cci_base = 0U;
353583e0791SAntonio Nino Diaz 	const int *cci_map = NULL;
354583e0791SAntonio Nino Diaz 	unsigned int map_size = 0U;
355955242d8SJeenu Viswambharan 
356955242d8SJeenu Viswambharan 	/* Initialize the right interconnect */
357583e0791SAntonio Nino Diaz 	if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
358955242d8SJeenu Viswambharan 		cci_base = PLAT_FVP_CCI5XX_BASE;
359955242d8SJeenu Viswambharan 		cci_map = fvp_cci5xx_map;
360955242d8SJeenu Viswambharan 		map_size = ARRAY_SIZE(fvp_cci5xx_map);
361583e0791SAntonio Nino Diaz 	} else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
362955242d8SJeenu Viswambharan 		cci_base = PLAT_FVP_CCI400_BASE;
363955242d8SJeenu Viswambharan 		cci_map = fvp_cci400_map;
364955242d8SJeenu Viswambharan 		map_size = ARRAY_SIZE(fvp_cci400_map);
365583e0791SAntonio Nino Diaz 	} else {
366583e0791SAntonio Nino Diaz 		return;
367955242d8SJeenu Viswambharan 	}
368955242d8SJeenu Viswambharan 
369583e0791SAntonio Nino Diaz 	assert(cci_base != 0U);
370583e0791SAntonio Nino Diaz 	assert(cci_map != NULL);
371955242d8SJeenu Viswambharan 	cci_init(cci_base, cci_map, map_size);
372955242d8SJeenu Viswambharan #endif
37371237876SSoby Mathew }
3743e4b8fdcSSoby Mathew 
3753e4b8fdcSSoby Mathew void fvp_interconnect_enable(void)
3763e4b8fdcSSoby Mathew {
377955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER == FVP_CCN
3783e4b8fdcSSoby Mathew 	plat_arm_interconnect_enter_coherency();
379955242d8SJeenu Viswambharan #else
380955242d8SJeenu Viswambharan 	unsigned int master;
381955242d8SJeenu Viswambharan 
382583e0791SAntonio Nino Diaz 	if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
383583e0791SAntonio Nino Diaz 				 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
384955242d8SJeenu Viswambharan 		master = get_interconnect_master();
385955242d8SJeenu Viswambharan 		cci_enable_snoop_dvm_reqs(master);
386955242d8SJeenu Viswambharan 	}
387955242d8SJeenu Viswambharan #endif
3883e4b8fdcSSoby Mathew }
3893e4b8fdcSSoby Mathew 
3903e4b8fdcSSoby Mathew void fvp_interconnect_disable(void)
3913e4b8fdcSSoby Mathew {
392955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER == FVP_CCN
3933e4b8fdcSSoby Mathew 	plat_arm_interconnect_exit_coherency();
394955242d8SJeenu Viswambharan #else
395955242d8SJeenu Viswambharan 	unsigned int master;
396955242d8SJeenu Viswambharan 
397583e0791SAntonio Nino Diaz 	if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
398583e0791SAntonio Nino Diaz 				 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
399955242d8SJeenu Viswambharan 		master = get_interconnect_master();
400955242d8SJeenu Viswambharan 		cci_disable_snoop_dvm_reqs(master);
401955242d8SJeenu Viswambharan 	}
402955242d8SJeenu Viswambharan #endif
4033e4b8fdcSSoby Mathew }
404ba597da7SJohn Tsichritzis 
40560e19f57SAntonio Nino Diaz #if TRUSTED_BOARD_BOOT
406ba597da7SJohn Tsichritzis int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
407ba597da7SJohn Tsichritzis {
408ba597da7SJohn Tsichritzis 	assert(heap_addr != NULL);
409ba597da7SJohn Tsichritzis 	assert(heap_size != NULL);
410ba597da7SJohn Tsichritzis 
411ba597da7SJohn Tsichritzis 	return arm_get_mbedtls_heap(heap_addr, heap_size);
412ba597da7SJohn Tsichritzis }
413ba597da7SJohn Tsichritzis #endif
414