13fc4124cSDan Handley /* 2aeec55c8SAlexeiFedorov * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 33fc4124cSDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 53fc4124cSDan Handley */ 63fc4124cSDan Handley 77fb9bcd8SManish V Badarkhe #include <assert.h> 87fb9bcd8SManish V Badarkhe 94a135bc3SAlexei Fedorov #include <common/debug.h> 107fb9bcd8SManish V Badarkhe #include <common/desc_image_load.h> 1109d40e0eSAntonio Nino Diaz #include <drivers/arm/sp804_delay_timer.h> 1286e4859aSRohit Mathew #include <fvp_pas_def.h> 137fb9bcd8SManish V Badarkhe #include <lib/fconf/fconf.h> 147fb9bcd8SManish V Badarkhe #include <lib/fconf/fconf_dyn_cfg_getter.h> 15*b5d0740eSHarrison Mutai #if TRANSFER_LIST 16*b5d0740eSHarrison Mutai #include <transfer_list.h> 17*b5d0740eSHarrison Mutai #endif 187fb9bcd8SManish V Badarkhe 19bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 2009d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 21234bc7f8SAntonio Nino Diaz #include <platform_def.h> 2209d40e0eSAntonio Nino Diaz 233fc4124cSDan Handley #include "fvp_private.h" 243fc4124cSDan Handley 2586e4859aSRohit Mathew #if ENABLE_RME 2686e4859aSRohit Mathew /* 2786e4859aSRohit Mathew * The GPT library might modify the gpt regions structure to optimize 2886e4859aSRohit Mathew * the layout, so the array cannot be constant. 2986e4859aSRohit Mathew */ 3086e4859aSRohit Mathew static pas_region_t pas_regions[] = { 3186e4859aSRohit Mathew ARM_PAS_KERNEL, 3286e4859aSRohit Mathew ARM_PAS_SECURE, 3386e4859aSRohit Mathew ARM_PAS_REALM, 3486e4859aSRohit Mathew ARM_PAS_EL3_DRAM, 35665a8fdfSAlexeiFedorov #ifdef ARM_PAS_GPTS 3686e4859aSRohit Mathew ARM_PAS_GPTS, 37665a8fdfSAlexeiFedorov #endif 38aeec55c8SAlexeiFedorov ARM_PAS_KERNEL_1, 39aeec55c8SAlexeiFedorov ARM_PAS_PCI_MEM_1, 40aeec55c8SAlexeiFedorov ARM_PAS_PCI_MEM_2 4186e4859aSRohit Mathew }; 4286e4859aSRohit Mathew 4386e4859aSRohit Mathew static const arm_gpt_info_t arm_gpt_info = { 4486e4859aSRohit Mathew .pas_region_base = pas_regions, 4586e4859aSRohit Mathew .pas_region_count = (unsigned int)ARRAY_SIZE(pas_regions), 46aeec55c8SAlexeiFedorov .l0_base = ARM_L0_GPT_BASE, 47aeec55c8SAlexeiFedorov .l1_base = ARM_L1_GPT_BASE, 48aeec55c8SAlexeiFedorov .l0_size = ARM_L0_GPT_SIZE, 49aeec55c8SAlexeiFedorov .l1_size = ARM_L1_GPT_SIZE, 50aeec55c8SAlexeiFedorov .pps = GPCCR_PPS_1TB, 5186e4859aSRohit Mathew .pgs = GPCCR_PGS_4K 5286e4859aSRohit Mathew }; 53aeec55c8SAlexeiFedorov #endif /* ENABLE_RME */ 5486e4859aSRohit Mathew 550c306cc0SSoby Mathew void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3) 563fc4124cSDan Handley { 578187b95eSJayanth Dodderi Chidanand arm_bl2_early_platform_setup(arg0, arg1, arg2, arg3); 583fc4124cSDan Handley 593fc4124cSDan Handley /* Initialize the platform config for future decision making */ 603fc4124cSDan Handley fvp_config_setup(); 613fc4124cSDan Handley } 62b49b3221SRyan Harkin 63b49b3221SRyan Harkin void bl2_platform_setup(void) 64b49b3221SRyan Harkin { 65b49b3221SRyan Harkin arm_bl2_platform_setup(); 66b49b3221SRyan Harkin 671b597c22SAlexei Fedorov /* Initialize System level generic or SP804 timer */ 681b597c22SAlexei Fedorov fvp_timer_init(); 69b49b3221SRyan Harkin } 707fb9bcd8SManish V Badarkhe 7186e4859aSRohit Mathew #if ENABLE_RME 7286e4859aSRohit Mathew const arm_gpt_info_t *plat_arm_get_gpt_info(void) 7386e4859aSRohit Mathew { 7486e4859aSRohit Mathew return &arm_gpt_info; 7586e4859aSRohit Mathew } 7686e4859aSRohit Mathew #endif /* ENABLE_RME */ 7786e4859aSRohit Mathew 787fb9bcd8SManish V Badarkhe /******************************************************************************* 797fb9bcd8SManish V Badarkhe * This function returns the list of executable images 807fb9bcd8SManish V Badarkhe ******************************************************************************/ 817fb9bcd8SManish V Badarkhe struct bl_params *plat_get_next_bl_params(void) 827fb9bcd8SManish V Badarkhe { 837fb9bcd8SManish V Badarkhe struct bl_params *arm_bl_params; 84568d406cSHarrison Mutai bl_mem_params_node_t *param_node __unused; 85a5566f65SHarrison Mutai const struct dyn_cfg_dtb_info_t *fw_config_info __unused; 86a5566f65SHarrison Mutai const struct dyn_cfg_dtb_info_t *hw_config_info __unused; 87a5566f65SHarrison Mutai entry_point_info_t *ep __unused; 88a5566f65SHarrison Mutai uint32_t next_exe_img_id __unused; 89a5566f65SHarrison Mutai uintptr_t fw_config_base __unused; 907fb9bcd8SManish V Badarkhe 917fb9bcd8SManish V Badarkhe arm_bl_params = arm_get_next_bl_params(); 927fb9bcd8SManish V Badarkhe 9339f0b86aSManish V Badarkhe #if __aarch64__ 947fb9bcd8SManish V Badarkhe /* Get BL31 image node */ 957fb9bcd8SManish V Badarkhe param_node = get_bl_mem_params_node(BL31_IMAGE_ID); 9639f0b86aSManish V Badarkhe #else /* aarch32 */ 9739f0b86aSManish V Badarkhe /* Get SP_MIN image node */ 9839f0b86aSManish V Badarkhe param_node = get_bl_mem_params_node(BL32_IMAGE_ID); 9939f0b86aSManish V Badarkhe #endif /* __aarch64__ */ 1007fb9bcd8SManish V Badarkhe assert(param_node != NULL); 1017fb9bcd8SManish V Badarkhe 102a5566f65SHarrison Mutai #if TRANSFER_LIST 103a5566f65SHarrison Mutai arm_bl_params->head = ¶m_node->params_node_mem; 104a5566f65SHarrison Mutai arm_bl_params->head->ep_info = ¶m_node->ep_info; 105a5566f65SHarrison Mutai arm_bl_params->head->image_id = param_node->image_id; 106a5566f65SHarrison Mutai 107a5566f65SHarrison Mutai arm_bl2_setup_next_ep_info(param_node); 108a5566f65SHarrison Mutai #elif !RESET_TO_BL2 && !EL3_PAYLOAD_BASE 109a5566f65SHarrison Mutai fw_config_base = 0UL; 110a5566f65SHarrison Mutai 111568d406cSHarrison Mutai /* Update the next image's ep info with the FW config address */ 1127fb9bcd8SManish V Badarkhe fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, FW_CONFIG_ID); 1137fb9bcd8SManish V Badarkhe assert(fw_config_info != NULL); 1147fb9bcd8SManish V Badarkhe 1157fb9bcd8SManish V Badarkhe fw_config_base = fw_config_info->config_addr; 11639f0b86aSManish V Badarkhe assert(fw_config_base != 0UL); 1177fb9bcd8SManish V Badarkhe 118568d406cSHarrison Mutai param_node->ep_info.args.arg1 = (uint32_t)fw_config_base; 11939f0b86aSManish V Badarkhe 120568d406cSHarrison Mutai /* Update BL33's ep info with the NS HW config address */ 121568d406cSHarrison Mutai param_node = get_bl_mem_params_node(BL33_IMAGE_ID); 122568d406cSHarrison Mutai assert(param_node != NULL); 123568d406cSHarrison Mutai 12439f0b86aSManish V Badarkhe hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID); 125a42b426bSManish V Badarkhe assert(hw_config_info != NULL); 12639f0b86aSManish V Badarkhe 127568d406cSHarrison Mutai param_node->ep_info.args.arg1 = hw_config_info->secondary_config_addr; 12894c90ac8SHarrison Mutai #endif /* TRANSFER_LIST */ 1297fb9bcd8SManish V Badarkhe 1307fb9bcd8SManish V Badarkhe return arm_bl_params; 1317fb9bcd8SManish V Badarkhe } 132ed567207SHarrison Mutai 133ed567207SHarrison Mutai int bl2_plat_handle_post_image_load(unsigned int image_id) 134ed567207SHarrison Mutai { 135a5566f65SHarrison Mutai #if !RESET_TO_BL2 && !EL3_PAYLOAD_BASE && !TRANSFER_LIST 136568d406cSHarrison Mutai if (image_id == HW_CONFIG_ID) { 137a5566f65SHarrison Mutai const struct dyn_cfg_dtb_info_t *hw_config_info __unused; 138568d406cSHarrison Mutai struct transfer_list_entry *te __unused; 139a5566f65SHarrison Mutai bl_mem_params_node_t *param_node __unused; 140568d406cSHarrison Mutai 141a5566f65SHarrison Mutai param_node = get_bl_mem_params_node(image_id); 142568d406cSHarrison Mutai assert(param_node != NULL); 143568d406cSHarrison Mutai 144568d406cSHarrison Mutai hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID); 145568d406cSHarrison Mutai assert(hw_config_info != NULL); 146568d406cSHarrison Mutai 147568d406cSHarrison Mutai memcpy((void *)hw_config_info->secondary_config_addr, 148568d406cSHarrison Mutai (void *)hw_config_info->config_addr, 149568d406cSHarrison Mutai (size_t)param_node->image_info.image_size); 150568d406cSHarrison Mutai 151568d406cSHarrison Mutai /* 152568d406cSHarrison Mutai * Ensure HW-config device tree is committed to memory, as the HW-Config 153568d406cSHarrison Mutai * might be used without cache and MMU enabled at BL33. 154568d406cSHarrison Mutai */ 155568d406cSHarrison Mutai flush_dcache_range(hw_config_info->secondary_config_addr, 156568d406cSHarrison Mutai param_node->image_info.image_size); 157568d406cSHarrison Mutai } 158a5566f65SHarrison Mutai #endif /* !RESET_TO_BL2 && !EL3_PAYLOAD_BASE && !TRANSFER_LIST*/ 159568d406cSHarrison Mutai 160ed567207SHarrison Mutai return arm_bl2_plat_handle_post_image_load(image_id); 161ed567207SHarrison Mutai } 162