xref: /rk3399_ARM-atf/plat/arm/board/fvp/aarch64/fvp_helpers.S (revision 649dbf6f3666fa4ec8bad318d01b946fb89063e0)
1/*
2 * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <arch.h>
32#include <asm_macros.S>
33#include <gic_v2.h>
34#include <platform_def.h>
35#include <v2m_def.h>
36#include "../drivers/pwrc/fvp_pwrc.h"
37#include "../fvp_def.h"
38
39	.globl	plat_secondary_cold_boot_setup
40	.globl	plat_get_my_entrypoint
41	.globl	plat_is_my_cpu_primary
42
43	.macro	fvp_choose_gicmmap  param1, param2, x_tmp, w_tmp, res
44	ldr	\x_tmp, =V2M_SYSREGS_BASE + V2M_SYS_ID
45	ldr	\w_tmp, [\x_tmp]
46	ubfx	\w_tmp, \w_tmp, #V2M_SYS_ID_BLD_SHIFT, #V2M_SYS_ID_BLD_LENGTH
47	cmp	\w_tmp, #BLD_GIC_VE_MMAP
48	csel	\res, \param1, \param2, eq
49	.endm
50
51	/* -----------------------------------------------------
52	 * void plat_secondary_cold_boot_setup (void);
53	 *
54	 * This function performs any platform specific actions
55	 * needed for a secondary cpu after a cold reset e.g
56	 * mark the cpu's presence, mechanism to place it in a
57	 * holding pen etc.
58	 * TODO: Should we read the PSYS register to make sure
59	 * that the request has gone through.
60	 * -----------------------------------------------------
61	 */
62func plat_secondary_cold_boot_setup
63#ifndef EL3_PAYLOAD_BASE
64	/* ---------------------------------------------
65	 * Power down this cpu.
66	 * TODO: Do we need to worry about powering the
67	 * cluster down as well here. That will need
68	 * locks which we won't have unless an elf-
69	 * loader zeroes out the zi section.
70	 * ---------------------------------------------
71	 */
72	mrs	x0, mpidr_el1
73	ldr	x1, =PWRC_BASE
74	str	w0, [x1, #PPOFFR_OFF]
75
76	/* ---------------------------------------------
77	 * Deactivate the gic cpu interface as well
78	 * ---------------------------------------------
79	 */
80	ldr	x0, =VE_GICC_BASE
81	ldr	x1, =BASE_GICC_BASE
82	fvp_choose_gicmmap	x0, x1, x2, w2, x1
83	mov	w0, #(IRQ_BYP_DIS_GRP1 | FIQ_BYP_DIS_GRP1)
84	orr	w0, w0, #(IRQ_BYP_DIS_GRP0 | FIQ_BYP_DIS_GRP0)
85	str	w0, [x1, #GICC_CTLR]
86
87	/* ---------------------------------------------
88	 * There is no sane reason to come out of this
89	 * wfi so panic if we do. This cpu will be pow-
90	 * ered on and reset by the cpu_on pm api
91	 * ---------------------------------------------
92	 */
93	dsb	sy
94	wfi
95cb_panic:
96	b	cb_panic
97#else
98	mov_imm	x0, PLAT_ARM_TRUSTED_MAILBOX_BASE
99
100	/* Wait until the entrypoint gets populated */
101poll_mailbox:
102	ldr	x1, [x0]
103	cbz	x1, 1f
104	br	x1
1051:
106	wfe
107	b	poll_mailbox
108#endif /* EL3_PAYLOAD_BASE */
109endfunc plat_secondary_cold_boot_setup
110
111	/* ---------------------------------------------------------------------
112	 * unsigned long plat_get_my_entrypoint (void);
113	 *
114	 * Main job of this routine is to distinguish between a cold and warm
115	 * boot. On FVP, this information can be queried from the power
116	 * controller. The Power Control SYS Status Register (PSYSR) indicates
117	 * the wake-up reason for the CPU.
118	 *
119	 * For a cold boot, return 0.
120	 * For a warm boot, read the mailbox and return the address it contains.
121	 *
122	 * TODO: PSYSR is a common register and should be
123	 * 	accessed using locks. Since its not possible
124	 * 	to use locks immediately after a cold reset
125	 * 	we are relying on the fact that after a cold
126	 * 	reset all cpus will read the same WK field
127	 * ---------------------------------------------------------------------
128	 */
129func plat_get_my_entrypoint
130	/* ---------------------------------------------------------------------
131	 * When bit PSYSR.WK indicates either "Wake by PPONR" or "Wake by GIC
132	 * WakeRequest signal" then it is a warm boot.
133	 * ---------------------------------------------------------------------
134	 */
135	mrs	x2, mpidr_el1
136	ldr	x1, =PWRC_BASE
137	str	w2, [x1, #PSYSR_OFF]
138	ldr	w2, [x1, #PSYSR_OFF]
139	ubfx	w2, w2, #PSYSR_WK_SHIFT, #PSYSR_WK_WIDTH
140	cmp	w2, #WKUP_PPONR
141	beq	warm_reset
142	cmp	w2, #WKUP_GICREQ
143	beq	warm_reset
144
145	/* Cold reset */
146	mov	x0, #0
147	ret
148
149warm_reset:
150	/* ---------------------------------------------------------------------
151	 * A mailbox is maintained in the trusted SRAM. It is flushed out of the
152	 * caches after every update using normal memory so it is safe to read
153	 * it here with SO attributes.
154	 * ---------------------------------------------------------------------
155	 */
156	mov_imm	x0, PLAT_ARM_TRUSTED_MAILBOX_BASE
157	ldr	x0, [x0]
158	cbz	x0, _panic
159	ret
160
161	/* ---------------------------------------------------------------------
162	 * The power controller indicates this is a warm reset but the mailbox
163	 * is empty. This should never happen!
164	 * ---------------------------------------------------------------------
165	 */
166_panic:
167	b	_panic
168endfunc plat_get_my_entrypoint
169
170	/* -----------------------------------------------------
171	 * unsigned int plat_is_my_cpu_primary (void);
172	 *
173	 * Find out whether the current cpu is the primary
174	 * cpu.
175	 * -----------------------------------------------------
176	 */
177func plat_is_my_cpu_primary
178	mrs	x0, mpidr_el1
179	and	x0, x0, #(MPIDR_CLUSTER_MASK | MPIDR_CPU_MASK)
180	cmp	x0, #FVP_PRIMARY_CPU
181	cset	w0, eq
182	ret
183endfunc plat_is_my_cpu_primary
184