13fc4124cSDan Handley/* 21c3ea103SAntonio Nino Diaz * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved. 33fc4124cSDan Handley * 4*82cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 53fc4124cSDan Handley */ 63fc4124cSDan Handley 73fc4124cSDan Handley#include <arch.h> 83fc4124cSDan Handley#include <asm_macros.S> 9f14d1886SSoby Mathew#include <gicv2.h> 10f14d1886SSoby Mathew#include <gicv3.h> 113fc4124cSDan Handley#include <platform_def.h> 123fc4124cSDan Handley#include <v2m_def.h> 133fc4124cSDan Handley#include "../drivers/pwrc/fvp_pwrc.h" 143fc4124cSDan Handley#include "../fvp_def.h" 153fc4124cSDan Handley 163fc4124cSDan Handley .globl plat_secondary_cold_boot_setup 1738dce70fSSoby Mathew .globl plat_get_my_entrypoint 1838dce70fSSoby Mathew .globl plat_is_my_cpu_primary 193fc4124cSDan Handley 203fc4124cSDan Handley .macro fvp_choose_gicmmap param1, param2, x_tmp, w_tmp, res 213fc4124cSDan Handley ldr \x_tmp, =V2M_SYSREGS_BASE + V2M_SYS_ID 223fc4124cSDan Handley ldr \w_tmp, [\x_tmp] 233fc4124cSDan Handley ubfx \w_tmp, \w_tmp, #V2M_SYS_ID_BLD_SHIFT, #V2M_SYS_ID_BLD_LENGTH 243fc4124cSDan Handley cmp \w_tmp, #BLD_GIC_VE_MMAP 253fc4124cSDan Handley csel \res, \param1, \param2, eq 263fc4124cSDan Handley .endm 273fc4124cSDan Handley 283fc4124cSDan Handley /* ----------------------------------------------------- 293fc4124cSDan Handley * void plat_secondary_cold_boot_setup (void); 303fc4124cSDan Handley * 313fc4124cSDan Handley * This function performs any platform specific actions 323fc4124cSDan Handley * needed for a secondary cpu after a cold reset e.g 333fc4124cSDan Handley * mark the cpu's presence, mechanism to place it in a 343fc4124cSDan Handley * holding pen etc. 353fc4124cSDan Handley * TODO: Should we read the PSYS register to make sure 363fc4124cSDan Handley * that the request has gone through. 373fc4124cSDan Handley * ----------------------------------------------------- 383fc4124cSDan Handley */ 393fc4124cSDan Handleyfunc plat_secondary_cold_boot_setup 40cdf14088SSandrine Bailleux#ifndef EL3_PAYLOAD_BASE 413fc4124cSDan Handley /* --------------------------------------------- 423fc4124cSDan Handley * Power down this cpu. 433fc4124cSDan Handley * TODO: Do we need to worry about powering the 443fc4124cSDan Handley * cluster down as well here. That will need 453fc4124cSDan Handley * locks which we won't have unless an elf- 463fc4124cSDan Handley * loader zeroes out the zi section. 473fc4124cSDan Handley * --------------------------------------------- 483fc4124cSDan Handley */ 493fc4124cSDan Handley mrs x0, mpidr_el1 503fc4124cSDan Handley ldr x1, =PWRC_BASE 513fc4124cSDan Handley str w0, [x1, #PPOFFR_OFF] 523fc4124cSDan Handley 533fc4124cSDan Handley /* --------------------------------------------- 54f14d1886SSoby Mathew * Disable GIC bypass as well 553fc4124cSDan Handley * --------------------------------------------- 563fc4124cSDan Handley */ 57f14d1886SSoby Mathew /* Check for GICv3 system register access */ 58f14d1886SSoby Mathew mrs x0, id_aa64pfr0_el1 59f14d1886SSoby Mathew ubfx x0, x0, #ID_AA64PFR0_GIC_SHIFT, #ID_AA64PFR0_GIC_WIDTH 60f14d1886SSoby Mathew cmp x0, #1 61f14d1886SSoby Mathew b.ne gicv2_bypass_disable 62f14d1886SSoby Mathew 63f14d1886SSoby Mathew /* Check for SRE enable */ 64f14d1886SSoby Mathew mrs x1, ICC_SRE_EL3 65f14d1886SSoby Mathew tst x1, #ICC_SRE_SRE_BIT 66f14d1886SSoby Mathew b.eq gicv2_bypass_disable 67f14d1886SSoby Mathew 68f14d1886SSoby Mathew mrs x2, ICC_SRE_EL3 69f14d1886SSoby Mathew orr x2, x2, #(ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT) 70f14d1886SSoby Mathew msr ICC_SRE_EL3, x2 71f14d1886SSoby Mathew b secondary_cold_boot_wait 72f14d1886SSoby Mathew 73f14d1886SSoby Mathewgicv2_bypass_disable: 743fc4124cSDan Handley ldr x0, =VE_GICC_BASE 753fc4124cSDan Handley ldr x1, =BASE_GICC_BASE 763fc4124cSDan Handley fvp_choose_gicmmap x0, x1, x2, w2, x1 773fc4124cSDan Handley mov w0, #(IRQ_BYP_DIS_GRP1 | FIQ_BYP_DIS_GRP1) 783fc4124cSDan Handley orr w0, w0, #(IRQ_BYP_DIS_GRP0 | FIQ_BYP_DIS_GRP0) 793fc4124cSDan Handley str w0, [x1, #GICC_CTLR] 803fc4124cSDan Handley 81f14d1886SSoby Mathewsecondary_cold_boot_wait: 823fc4124cSDan Handley /* --------------------------------------------- 833fc4124cSDan Handley * There is no sane reason to come out of this 843fc4124cSDan Handley * wfi so panic if we do. This cpu will be pow- 853fc4124cSDan Handley * ered on and reset by the cpu_on pm api 863fc4124cSDan Handley * --------------------------------------------- 873fc4124cSDan Handley */ 883fc4124cSDan Handley dsb sy 893fc4124cSDan Handley wfi 90a806dad5SJeenu Viswambharan no_ret plat_panic_handler 91cdf14088SSandrine Bailleux#else 92cdf14088SSandrine Bailleux mov_imm x0, PLAT_ARM_TRUSTED_MAILBOX_BASE 93cdf14088SSandrine Bailleux 94cdf14088SSandrine Bailleux /* Wait until the entrypoint gets populated */ 95cdf14088SSandrine Bailleuxpoll_mailbox: 96cdf14088SSandrine Bailleux ldr x1, [x0] 97cdf14088SSandrine Bailleux cbz x1, 1f 98cdf14088SSandrine Bailleux br x1 99cdf14088SSandrine Bailleux1: 100cdf14088SSandrine Bailleux wfe 101cdf14088SSandrine Bailleux b poll_mailbox 102cdf14088SSandrine Bailleux#endif /* EL3_PAYLOAD_BASE */ 1033fc4124cSDan Handleyendfunc plat_secondary_cold_boot_setup 1043fc4124cSDan Handley 105804040d1SSandrine Bailleux /* --------------------------------------------------------------------- 1064c0d0390SSoby Mathew * uintptr_t plat_get_my_entrypoint (void); 1073fc4124cSDan Handley * 108804040d1SSandrine Bailleux * Main job of this routine is to distinguish between a cold and warm 109804040d1SSandrine Bailleux * boot. On FVP, this information can be queried from the power 110804040d1SSandrine Bailleux * controller. The Power Control SYS Status Register (PSYSR) indicates 111804040d1SSandrine Bailleux * the wake-up reason for the CPU. 1123fc4124cSDan Handley * 113804040d1SSandrine Bailleux * For a cold boot, return 0. 114804040d1SSandrine Bailleux * For a warm boot, read the mailbox and return the address it contains. 115804040d1SSandrine Bailleux * 1163fc4124cSDan Handley * TODO: PSYSR is a common register and should be 1171645d3eeSSandrine Bailleux * accessed using locks. Since it is not possible 1183fc4124cSDan Handley * to use locks immediately after a cold reset 1193fc4124cSDan Handley * we are relying on the fact that after a cold 1203fc4124cSDan Handley * reset all cpus will read the same WK field 121804040d1SSandrine Bailleux * --------------------------------------------------------------------- 1223fc4124cSDan Handley */ 12338dce70fSSoby Mathewfunc plat_get_my_entrypoint 124804040d1SSandrine Bailleux /* --------------------------------------------------------------------- 125804040d1SSandrine Bailleux * When bit PSYSR.WK indicates either "Wake by PPONR" or "Wake by GIC 126804040d1SSandrine Bailleux * WakeRequest signal" then it is a warm boot. 127804040d1SSandrine Bailleux * --------------------------------------------------------------------- 128804040d1SSandrine Bailleux */ 12938dce70fSSoby Mathew mrs x2, mpidr_el1 1303fc4124cSDan Handley ldr x1, =PWRC_BASE 1313fc4124cSDan Handley str w2, [x1, #PSYSR_OFF] 1323fc4124cSDan Handley ldr w2, [x1, #PSYSR_OFF] 133c8f0c3f7SSoby Mathew ubfx w2, w2, #PSYSR_WK_SHIFT, #PSYSR_WK_WIDTH 1343fc4124cSDan Handley cmp w2, #WKUP_PPONR 1353fc4124cSDan Handley beq warm_reset 1363fc4124cSDan Handley cmp w2, #WKUP_GICREQ 1373fc4124cSDan Handley beq warm_reset 138804040d1SSandrine Bailleux 139804040d1SSandrine Bailleux /* Cold reset */ 1403fc4124cSDan Handley mov x0, #0 141804040d1SSandrine Bailleux ret 142804040d1SSandrine Bailleux 1433fc4124cSDan Handleywarm_reset: 144804040d1SSandrine Bailleux /* --------------------------------------------------------------------- 145804040d1SSandrine Bailleux * A mailbox is maintained in the trusted SRAM. It is flushed out of the 146804040d1SSandrine Bailleux * caches after every update using normal memory so it is safe to read 147804040d1SSandrine Bailleux * it here with SO attributes. 148804040d1SSandrine Bailleux * --------------------------------------------------------------------- 1493fc4124cSDan Handley */ 150785fb92bSSoby Mathew mov_imm x0, PLAT_ARM_TRUSTED_MAILBOX_BASE 151804040d1SSandrine Bailleux ldr x0, [x0] 1521c3ea103SAntonio Nino Diaz cbz x0, _panic_handler 153804040d1SSandrine Bailleux ret 154804040d1SSandrine Bailleux 155804040d1SSandrine Bailleux /* --------------------------------------------------------------------- 156804040d1SSandrine Bailleux * The power controller indicates this is a warm reset but the mailbox 157804040d1SSandrine Bailleux * is empty. This should never happen! 158804040d1SSandrine Bailleux * --------------------------------------------------------------------- 159804040d1SSandrine Bailleux */ 1601c3ea103SAntonio Nino Diaz_panic_handler: 161a806dad5SJeenu Viswambharan no_ret plat_panic_handler 16238dce70fSSoby Mathewendfunc plat_get_my_entrypoint 1633fc4124cSDan Handley 16458523c07SSoby Mathew /* ----------------------------------------------------- 16558523c07SSoby Mathew * unsigned int plat_is_my_cpu_primary (void); 16658523c07SSoby Mathew * 16758523c07SSoby Mathew * Find out whether the current cpu is the primary 16858523c07SSoby Mathew * cpu. 16958523c07SSoby Mathew * ----------------------------------------------------- 17058523c07SSoby Mathew */ 17138dce70fSSoby Mathewfunc plat_is_my_cpu_primary 17238dce70fSSoby Mathew mrs x0, mpidr_el1 1733fc4124cSDan Handley and x0, x0, #(MPIDR_CLUSTER_MASK | MPIDR_CPU_MASK) 1743fc4124cSDan Handley cmp x0, #FVP_PRIMARY_CPU 17558523c07SSoby Mathew cset w0, eq 1763fc4124cSDan Handley ret 17738dce70fSSoby Mathewendfunc plat_is_my_cpu_primary 178