13fc4124cSDan Handley/* 23fc4124cSDan Handley * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved. 33fc4124cSDan Handley * 43fc4124cSDan Handley * Redistribution and use in source and binary forms, with or without 53fc4124cSDan Handley * modification, are permitted provided that the following conditions are met: 63fc4124cSDan Handley * 73fc4124cSDan Handley * Redistributions of source code must retain the above copyright notice, this 83fc4124cSDan Handley * list of conditions and the following disclaimer. 93fc4124cSDan Handley * 103fc4124cSDan Handley * Redistributions in binary form must reproduce the above copyright notice, 113fc4124cSDan Handley * this list of conditions and the following disclaimer in the documentation 123fc4124cSDan Handley * and/or other materials provided with the distribution. 133fc4124cSDan Handley * 143fc4124cSDan Handley * Neither the name of ARM nor the names of its contributors may be used 153fc4124cSDan Handley * to endorse or promote products derived from this software without specific 163fc4124cSDan Handley * prior written permission. 173fc4124cSDan Handley * 183fc4124cSDan Handley * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 193fc4124cSDan Handley * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 203fc4124cSDan Handley * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 213fc4124cSDan Handley * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 223fc4124cSDan Handley * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 233fc4124cSDan Handley * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 243fc4124cSDan Handley * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 253fc4124cSDan Handley * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 263fc4124cSDan Handley * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 273fc4124cSDan Handley * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 283fc4124cSDan Handley * POSSIBILITY OF SUCH DAMAGE. 293fc4124cSDan Handley */ 303fc4124cSDan Handley 313fc4124cSDan Handley#include <arch.h> 323fc4124cSDan Handley#include <asm_macros.S> 333fc4124cSDan Handley#include <gic_v2.h> 343fc4124cSDan Handley#include <platform_def.h> 353fc4124cSDan Handley#include <v2m_def.h> 363fc4124cSDan Handley#include "../drivers/pwrc/fvp_pwrc.h" 373fc4124cSDan Handley#include "../fvp_def.h" 383fc4124cSDan Handley 393fc4124cSDan Handley .globl plat_secondary_cold_boot_setup 4038dce70fSSoby Mathew .globl plat_get_my_entrypoint 413fc4124cSDan Handley .globl platform_mem_init 4238dce70fSSoby Mathew .globl plat_is_my_cpu_primary 433fc4124cSDan Handley 443fc4124cSDan Handley .macro fvp_choose_gicmmap param1, param2, x_tmp, w_tmp, res 453fc4124cSDan Handley ldr \x_tmp, =V2M_SYSREGS_BASE + V2M_SYS_ID 463fc4124cSDan Handley ldr \w_tmp, [\x_tmp] 473fc4124cSDan Handley ubfx \w_tmp, \w_tmp, #V2M_SYS_ID_BLD_SHIFT, #V2M_SYS_ID_BLD_LENGTH 483fc4124cSDan Handley cmp \w_tmp, #BLD_GIC_VE_MMAP 493fc4124cSDan Handley csel \res, \param1, \param2, eq 503fc4124cSDan Handley .endm 513fc4124cSDan Handley 523fc4124cSDan Handley /* ----------------------------------------------------- 533fc4124cSDan Handley * void plat_secondary_cold_boot_setup (void); 543fc4124cSDan Handley * 553fc4124cSDan Handley * This function performs any platform specific actions 563fc4124cSDan Handley * needed for a secondary cpu after a cold reset e.g 573fc4124cSDan Handley * mark the cpu's presence, mechanism to place it in a 583fc4124cSDan Handley * holding pen etc. 593fc4124cSDan Handley * TODO: Should we read the PSYS register to make sure 603fc4124cSDan Handley * that the request has gone through. 613fc4124cSDan Handley * ----------------------------------------------------- 623fc4124cSDan Handley */ 633fc4124cSDan Handleyfunc plat_secondary_cold_boot_setup 643fc4124cSDan Handley /* --------------------------------------------- 653fc4124cSDan Handley * Power down this cpu. 663fc4124cSDan Handley * TODO: Do we need to worry about powering the 673fc4124cSDan Handley * cluster down as well here. That will need 683fc4124cSDan Handley * locks which we won't have unless an elf- 693fc4124cSDan Handley * loader zeroes out the zi section. 703fc4124cSDan Handley * --------------------------------------------- 713fc4124cSDan Handley */ 723fc4124cSDan Handley mrs x0, mpidr_el1 733fc4124cSDan Handley ldr x1, =PWRC_BASE 743fc4124cSDan Handley str w0, [x1, #PPOFFR_OFF] 753fc4124cSDan Handley 763fc4124cSDan Handley /* --------------------------------------------- 773fc4124cSDan Handley * Deactivate the gic cpu interface as well 783fc4124cSDan Handley * --------------------------------------------- 793fc4124cSDan Handley */ 803fc4124cSDan Handley ldr x0, =VE_GICC_BASE 813fc4124cSDan Handley ldr x1, =BASE_GICC_BASE 823fc4124cSDan Handley fvp_choose_gicmmap x0, x1, x2, w2, x1 833fc4124cSDan Handley mov w0, #(IRQ_BYP_DIS_GRP1 | FIQ_BYP_DIS_GRP1) 843fc4124cSDan Handley orr w0, w0, #(IRQ_BYP_DIS_GRP0 | FIQ_BYP_DIS_GRP0) 853fc4124cSDan Handley str w0, [x1, #GICC_CTLR] 863fc4124cSDan Handley 873fc4124cSDan Handley /* --------------------------------------------- 883fc4124cSDan Handley * There is no sane reason to come out of this 893fc4124cSDan Handley * wfi so panic if we do. This cpu will be pow- 903fc4124cSDan Handley * ered on and reset by the cpu_on pm api 913fc4124cSDan Handley * --------------------------------------------- 923fc4124cSDan Handley */ 933fc4124cSDan Handley dsb sy 943fc4124cSDan Handley wfi 953fc4124cSDan Handleycb_panic: 963fc4124cSDan Handley b cb_panic 973fc4124cSDan Handleyendfunc plat_secondary_cold_boot_setup 983fc4124cSDan Handley 99*804040d1SSandrine Bailleux /* --------------------------------------------------------------------- 10038dce70fSSoby Mathew * unsigned long plat_get_my_entrypoint (void); 1013fc4124cSDan Handley * 102*804040d1SSandrine Bailleux * Main job of this routine is to distinguish between a cold and warm 103*804040d1SSandrine Bailleux * boot. On FVP, this information can be queried from the power 104*804040d1SSandrine Bailleux * controller. The Power Control SYS Status Register (PSYSR) indicates 105*804040d1SSandrine Bailleux * the wake-up reason for the CPU. 1063fc4124cSDan Handley * 107*804040d1SSandrine Bailleux * For a cold boot, return 0. 108*804040d1SSandrine Bailleux * For a warm boot, read the mailbox and return the address it contains. 109*804040d1SSandrine Bailleux * 1103fc4124cSDan Handley * TODO: PSYSR is a common register and should be 1113fc4124cSDan Handley * accessed using locks. Since its not possible 1123fc4124cSDan Handley * to use locks immediately after a cold reset 1133fc4124cSDan Handley * we are relying on the fact that after a cold 1143fc4124cSDan Handley * reset all cpus will read the same WK field 115*804040d1SSandrine Bailleux * --------------------------------------------------------------------- 1163fc4124cSDan Handley */ 11738dce70fSSoby Mathewfunc plat_get_my_entrypoint 118*804040d1SSandrine Bailleux /* --------------------------------------------------------------------- 119*804040d1SSandrine Bailleux * When bit PSYSR.WK indicates either "Wake by PPONR" or "Wake by GIC 120*804040d1SSandrine Bailleux * WakeRequest signal" then it is a warm boot. 121*804040d1SSandrine Bailleux * --------------------------------------------------------------------- 122*804040d1SSandrine Bailleux */ 12338dce70fSSoby Mathew mrs x2, mpidr_el1 1243fc4124cSDan Handley ldr x1, =PWRC_BASE 1253fc4124cSDan Handley str w2, [x1, #PSYSR_OFF] 1263fc4124cSDan Handley ldr w2, [x1, #PSYSR_OFF] 127c8f0c3f7SSoby Mathew ubfx w2, w2, #PSYSR_WK_SHIFT, #PSYSR_WK_WIDTH 1283fc4124cSDan Handley cmp w2, #WKUP_PPONR 1293fc4124cSDan Handley beq warm_reset 1303fc4124cSDan Handley cmp w2, #WKUP_GICREQ 1313fc4124cSDan Handley beq warm_reset 132*804040d1SSandrine Bailleux 133*804040d1SSandrine Bailleux /* Cold reset */ 1343fc4124cSDan Handley mov x0, #0 135*804040d1SSandrine Bailleux ret 136*804040d1SSandrine Bailleux 1373fc4124cSDan Handleywarm_reset: 138*804040d1SSandrine Bailleux /* --------------------------------------------------------------------- 139*804040d1SSandrine Bailleux * A mailbox is maintained in the trusted SRAM. It is flushed out of the 140*804040d1SSandrine Bailleux * caches after every update using normal memory so it is safe to read 141*804040d1SSandrine Bailleux * it here with SO attributes. 142*804040d1SSandrine Bailleux * --------------------------------------------------------------------- 1433fc4124cSDan Handley */ 144*804040d1SSandrine Bailleux mov_imm x0, MBOX_BASE 145*804040d1SSandrine Bailleux ldr x0, [x0] 1463fc4124cSDan Handley cbz x0, _panic 147*804040d1SSandrine Bailleux ret 148*804040d1SSandrine Bailleux 149*804040d1SSandrine Bailleux /* --------------------------------------------------------------------- 150*804040d1SSandrine Bailleux * The power controller indicates this is a warm reset but the mailbox 151*804040d1SSandrine Bailleux * is empty. This should never happen! 152*804040d1SSandrine Bailleux * --------------------------------------------------------------------- 153*804040d1SSandrine Bailleux */ 154*804040d1SSandrine Bailleux_panic: 155*804040d1SSandrine Bailleux b _panic 15638dce70fSSoby Mathewendfunc plat_get_my_entrypoint 1573fc4124cSDan Handley 1583fc4124cSDan Handley 159*804040d1SSandrine Bailleux /* --------------------------------------------------------------------- 1603fc4124cSDan Handley * void platform_mem_init (void); 1613fc4124cSDan Handley * 162*804040d1SSandrine Bailleux * Nothing to do on FVP, the Trusted SRAM is available straight away 163*804040d1SSandrine Bailleux * after reset. 164*804040d1SSandrine Bailleux * --------------------------------------------------------------------- 1653fc4124cSDan Handley */ 1663fc4124cSDan Handleyfunc platform_mem_init 1673fc4124cSDan Handley ret 1683fc4124cSDan Handleyendfunc platform_mem_init 1693fc4124cSDan Handley 1703fc4124cSDan Handley 17138dce70fSSoby Mathewfunc plat_is_my_cpu_primary 17238dce70fSSoby Mathew mrs x0, mpidr_el1 1733fc4124cSDan Handley and x0, x0, #(MPIDR_CLUSTER_MASK | MPIDR_CPU_MASK) 1743fc4124cSDan Handley cmp x0, #FVP_PRIMARY_CPU 1753fc4124cSDan Handley cset x0, eq 1763fc4124cSDan Handley ret 17738dce70fSSoby Mathewendfunc plat_is_my_cpu_primary 178