xref: /rk3399_ARM-atf/plat/arm/board/arm_fpga/include/platform_def.h (revision 0aa9f3c0f2f2ff675c3c12ae5ac6ceb475d6a16f)
1 /*
2  * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef PLATFORM_DEF_H
8 #define PLATFORM_DEF_H
9 
10 #include <arch.h>
11 #include <plat/common/common_def.h>
12 #include <platform_def.h>
13 #include "../fpga_def.h"
14 
15 #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
16 
17 #define PLATFORM_LINKER_ARCH		aarch64
18 
19 #define PLATFORM_STACK_SIZE		UL(0x800)
20 
21 #define CACHE_WRITEBACK_SHIFT		U(6)
22 #define CACHE_WRITEBACK_GRANULE		(U(1) << CACHE_WRITEBACK_SHIFT)
23 
24 #define PLATFORM_CORE_COUNT \
25 	(FPGA_MAX_CLUSTER_COUNT * FPGA_MAX_CPUS_PER_CLUSTER * FPGA_MAX_PE_PER_CPU)
26 
27 #define PLAT_NUM_PWR_DOMAINS		(FPGA_MAX_CLUSTER_COUNT + \
28 					PLATFORM_CORE_COUNT) + 1
29 
30 #if !ENABLE_PIE
31 #define BL31_BASE			UL(0x80000000)
32 #define BL31_LIMIT			UL(0x80100000)
33 #else
34 #define BL31_BASE			UL(0x0)
35 #define BL31_LIMIT			UL(0x01000000)
36 #endif
37 
38 #define PLAT_SDEI_NORMAL_PRI		0x70
39 
40 #define ARM_IRQ_SEC_PHY_TIMER		29
41 
42 #define ARM_IRQ_SEC_SGI_0		8
43 #define ARM_IRQ_SEC_SGI_1		9
44 #define ARM_IRQ_SEC_SGI_2		10
45 #define ARM_IRQ_SEC_SGI_3		11
46 #define ARM_IRQ_SEC_SGI_4		12
47 #define ARM_IRQ_SEC_SGI_5		13
48 #define ARM_IRQ_SEC_SGI_6		14
49 #define ARM_IRQ_SEC_SGI_7		15
50 
51 /*
52  * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
53  * terminology. On a GICv2 system or mode, the lists will be merged and treated
54  * as Group 0 interrupts.
55  */
56 #define PLATFORM_G1S_PROPS(grp) \
57 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
58 			GIC_INTR_CFG_LEVEL), \
59 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \
60 			GIC_INTR_CFG_EDGE), \
61 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \
62 			GIC_INTR_CFG_EDGE), \
63 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \
64 			GIC_INTR_CFG_EDGE), \
65 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \
66 			GIC_INTR_CFG_EDGE), \
67 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \
68 			GIC_INTR_CFG_EDGE), \
69 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \
70 			GIC_INTR_CFG_EDGE)
71 
72 #define PLATFORM_G0_PROPS(grp) \
73 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \
74 			GIC_INTR_CFG_EDGE), \
75 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \
76 			GIC_INTR_CFG_EDGE)
77 
78 #define PLAT_MAX_RET_STATE 		1
79 #define PLAT_MAX_OFF_STATE 		2
80 
81 #define PLAT_MAX_PWR_LVL		MPIDR_AFFLVL2
82 
83 #define PLAT_FPGA_HOLD_ENTRY_SHIFT	3
84 #define PLAT_FPGA_HOLD_STATE_WAIT	0
85 #define PLAT_FPGA_HOLD_STATE_GO		1
86 
87 #endif
88