xref: /rk3399_ARM-atf/plat/arm/board/arm_fpga/include/platform_def.h (revision e2e0444443e02fe4ea544c45d596a563fa79ac08)
1536d906aSOliver Swede /*
2536d906aSOliver Swede  * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved.
3536d906aSOliver Swede  *
4536d906aSOliver Swede  * SPDX-License-Identifier: BSD-3-Clause
5536d906aSOliver Swede  */
6536d906aSOliver Swede 
7536d906aSOliver Swede #ifndef PLATFORM_DEF_H
8536d906aSOliver Swede #define PLATFORM_DEF_H
9536d906aSOliver Swede 
10536d906aSOliver Swede #include <arch.h>
1162056e4eSOliver Swede #include <plat/common/common_def.h>
1262056e4eSOliver Swede #include <platform_def.h>
13536d906aSOliver Swede #include "../fpga_def.h"
14536d906aSOliver Swede 
15536d906aSOliver Swede #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
16536d906aSOliver Swede 
17536d906aSOliver Swede #define PLATFORM_LINKER_ARCH		aarch64
18536d906aSOliver Swede 
19536d906aSOliver Swede #define PLATFORM_STACK_SIZE		UL(0x800)
20536d906aSOliver Swede 
21536d906aSOliver Swede #define CACHE_WRITEBACK_SHIFT		U(6)
22536d906aSOliver Swede #define CACHE_WRITEBACK_GRANULE		(U(1) << CACHE_WRITEBACK_SHIFT)
23536d906aSOliver Swede 
24536d906aSOliver Swede #define PLATFORM_CORE_COUNT		\
25727bbf68SJavier Almansa Sobrino 	(FPGA_MAX_CLUSTER_COUNT *	\
26727bbf68SJavier Almansa Sobrino 	 FPGA_MAX_CPUS_PER_CLUSTER *	\
27727bbf68SJavier Almansa Sobrino 	 FPGA_MAX_PE_PER_CPU)
28536d906aSOliver Swede 
29727bbf68SJavier Almansa Sobrino #define PLAT_NUM_PWR_DOMAINS (FPGA_MAX_CLUSTER_COUNT + PLATFORM_CORE_COUNT + 1)
30536d906aSOliver Swede 
3162056e4eSOliver Swede #if !ENABLE_PIE
32536d906aSOliver Swede #define BL31_BASE			UL(0x80000000)
33*d4572303SAndre Przywara #define BL31_LIMIT			UL(0x80070000)
3462056e4eSOliver Swede #else
3562056e4eSOliver Swede #define BL31_BASE			UL(0x0)
3662056e4eSOliver Swede #define BL31_LIMIT			UL(0x01000000)
3762056e4eSOliver Swede #endif
38536d906aSOliver Swede 
3987762bceSOliver Swede #define PLAT_SDEI_NORMAL_PRI		0x70
4087762bceSOliver Swede 
4187762bceSOliver Swede #define ARM_IRQ_SEC_PHY_TIMER		29
4287762bceSOliver Swede 
4387762bceSOliver Swede #define ARM_IRQ_SEC_SGI_0		8
4487762bceSOliver Swede #define ARM_IRQ_SEC_SGI_1		9
4587762bceSOliver Swede #define ARM_IRQ_SEC_SGI_2		10
4687762bceSOliver Swede #define ARM_IRQ_SEC_SGI_3		11
4787762bceSOliver Swede #define ARM_IRQ_SEC_SGI_4		12
4887762bceSOliver Swede #define ARM_IRQ_SEC_SGI_5		13
4987762bceSOliver Swede #define ARM_IRQ_SEC_SGI_6		14
5087762bceSOliver Swede #define ARM_IRQ_SEC_SGI_7		15
5187762bceSOliver Swede 
5287762bceSOliver Swede /*
5387762bceSOliver Swede  * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
5487762bceSOliver Swede  * terminology. On a GICv2 system or mode, the lists will be merged and treated
5587762bceSOliver Swede  * as Group 0 interrupts.
5687762bceSOliver Swede  */
5787762bceSOliver Swede #define PLATFORM_G1S_PROPS(grp) \
5887762bceSOliver Swede 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
5987762bceSOliver Swede 			GIC_INTR_CFG_LEVEL), \
6087762bceSOliver Swede 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \
6187762bceSOliver Swede 			GIC_INTR_CFG_EDGE), \
6287762bceSOliver Swede 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \
6387762bceSOliver Swede 			GIC_INTR_CFG_EDGE), \
6487762bceSOliver Swede 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \
6587762bceSOliver Swede 			GIC_INTR_CFG_EDGE), \
6687762bceSOliver Swede 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \
6787762bceSOliver Swede 			GIC_INTR_CFG_EDGE), \
6887762bceSOliver Swede 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \
6987762bceSOliver Swede 			GIC_INTR_CFG_EDGE), \
7087762bceSOliver Swede 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \
7187762bceSOliver Swede 			GIC_INTR_CFG_EDGE)
7287762bceSOliver Swede 
7387762bceSOliver Swede #define PLATFORM_G0_PROPS(grp) \
7487762bceSOliver Swede 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \
7587762bceSOliver Swede 			GIC_INTR_CFG_EDGE), \
7687762bceSOliver Swede 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \
7787762bceSOliver Swede 			GIC_INTR_CFG_EDGE)
7887762bceSOliver Swede 
79536d906aSOliver Swede #define PLAT_MAX_RET_STATE 		1
80536d906aSOliver Swede #define PLAT_MAX_OFF_STATE 		2
81536d906aSOliver Swede 
82536d906aSOliver Swede #define PLAT_MAX_PWR_LVL		MPIDR_AFFLVL2
83536d906aSOliver Swede 
847ee4db6eSOliver Swede #define PLAT_FPGA_HOLD_ENTRY_SHIFT	3
857ee4db6eSOliver Swede #define PLAT_FPGA_HOLD_STATE_WAIT	0
867ee4db6eSOliver Swede #define PLAT_FPGA_HOLD_STATE_GO		1
877ee4db6eSOliver Swede 
88536d906aSOliver Swede #endif
89