14a079c75SCarlo Caione /* 24a079c75SCarlo Caione * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved. 34a079c75SCarlo Caione * 44a079c75SCarlo Caione * SPDX-License-Identifier: BSD-3-Clause 54a079c75SCarlo Caione */ 64a079c75SCarlo Caione 7421b67b6SCarlo Caione #ifndef GXL_DEF_H 8421b67b6SCarlo Caione #define GXL_DEF_H 94a079c75SCarlo Caione 104a079c75SCarlo Caione #include <lib/utils_def.h> 114a079c75SCarlo Caione 124a079c75SCarlo Caione /******************************************************************************* 134a079c75SCarlo Caione * System oscillator 144a079c75SCarlo Caione ******************************************************************************/ 159158854aSCarlo Caione #define AML_OSC24M_CLK_IN_HZ ULL(24000000) /* 24 MHz */ 164a079c75SCarlo Caione 174a079c75SCarlo Caione /******************************************************************************* 184a079c75SCarlo Caione * Memory regions 194a079c75SCarlo Caione ******************************************************************************/ 209158854aSCarlo Caione #define AML_NSDRAM0_BASE UL(0x01000000) 219158854aSCarlo Caione #define AML_NSDRAM0_SIZE UL(0x0F000000) 224a079c75SCarlo Caione 239158854aSCarlo Caione #define AML_NSDRAM1_BASE UL(0x10000000) 249158854aSCarlo Caione #define AML_NSDRAM1_SIZE UL(0x00100000) 254a079c75SCarlo Caione 264a079c75SCarlo Caione #define BL31_BASE UL(0x05100000) 274a079c75SCarlo Caione #define BL31_SIZE UL(0x000C0000) 284a079c75SCarlo Caione #define BL31_LIMIT (BL31_BASE + BL31_SIZE) 294a079c75SCarlo Caione 304a079c75SCarlo Caione /* Shared memory used for SMC services */ 31381b901fSCarlo Caione #define AML_SHARE_MEM_INPUT_BASE UL(0x050FE000) 32381b901fSCarlo Caione #define AML_SHARE_MEM_OUTPUT_BASE UL(0x050FF000) 334a079c75SCarlo Caione 349158854aSCarlo Caione #define AML_SEC_DEVICE0_BASE UL(0xC0000000) 359158854aSCarlo Caione #define AML_SEC_DEVICE0_SIZE UL(0x09000000) 364a079c75SCarlo Caione 379158854aSCarlo Caione #define AML_SEC_DEVICE1_BASE UL(0xD0040000) 389158854aSCarlo Caione #define AML_SEC_DEVICE1_SIZE UL(0x00008000) 394a079c75SCarlo Caione 409158854aSCarlo Caione #define AML_TZRAM_BASE UL(0xD9000000) 419158854aSCarlo Caione #define AML_TZRAM_SIZE UL(0x00014000) 424a079c75SCarlo Caione /* Top 0xC000 bytes (up to 0xD9020000) used by BL2 */ 434a079c75SCarlo Caione 444a079c75SCarlo Caione /* Mailboxes */ 45cbaad533SCarlo Caione #define AML_MHU_SECURE_SCP_TO_AP_PAYLOAD UL(0xD9013800) 46cbaad533SCarlo Caione #define AML_MHU_SECURE_AP_TO_SCP_PAYLOAD UL(0xD9013A00) 470e1d7896SCarlo Caione #define AML_PSCI_MAILBOX_BASE UL(0xD9013F00) 484a079c75SCarlo Caione 494a079c75SCarlo Caione // * [ 1K] 0xD901_3800 - 0xD901_3BFF Secure Mailbox (3) 504a079c75SCarlo Caione // * [ 1K] 0xD901_3400 - 0xD901_37FF High Mailbox (2) * 514a079c75SCarlo Caione // * [ 1K] 0xD901_3000 - 0xD901_33FF High Mailbox (1) * 524a079c75SCarlo Caione 539158854aSCarlo Caione #define AML_TZROM_BASE UL(0xD9040000) 549158854aSCarlo Caione #define AML_TZROM_SIZE UL(0x00010000) 554a079c75SCarlo Caione 569158854aSCarlo Caione #define AML_SEC_DEVICE2_BASE UL(0xDA000000) 579158854aSCarlo Caione #define AML_SEC_DEVICE2_SIZE UL(0x00200000) 584a079c75SCarlo Caione 599158854aSCarlo Caione #define AML_SEC_DEVICE3_BASE UL(0xDA800000) 609158854aSCarlo Caione #define AML_SEC_DEVICE3_SIZE UL(0x00200000) 614a079c75SCarlo Caione 624a079c75SCarlo Caione /******************************************************************************* 634a079c75SCarlo Caione * GIC-400 and interrupt handling related constants 644a079c75SCarlo Caione ******************************************************************************/ 65821781f3SCarlo Caione #define AML_GICD_BASE UL(0xC4301000) 66821781f3SCarlo Caione #define AML_GICC_BASE UL(0xC4302000) 674a079c75SCarlo Caione 684a079c75SCarlo Caione #define IRQ_SEC_PHY_TIMER 29 694a079c75SCarlo Caione 704a079c75SCarlo Caione #define IRQ_SEC_SGI_0 8 714a079c75SCarlo Caione #define IRQ_SEC_SGI_1 9 724a079c75SCarlo Caione #define IRQ_SEC_SGI_2 10 734a079c75SCarlo Caione #define IRQ_SEC_SGI_3 11 744a079c75SCarlo Caione #define IRQ_SEC_SGI_4 12 754a079c75SCarlo Caione #define IRQ_SEC_SGI_5 13 764a079c75SCarlo Caione #define IRQ_SEC_SGI_6 14 774a079c75SCarlo Caione #define IRQ_SEC_SGI_7 15 784a079c75SCarlo Caione 794a079c75SCarlo Caione /******************************************************************************* 804a079c75SCarlo Caione * UART definitions 814a079c75SCarlo Caione ******************************************************************************/ 82f681c676SCarlo Caione #define AML_UART0_AO_BASE UL(0xC81004C0) 839158854aSCarlo Caione #define AML_UART0_AO_CLK_IN_HZ AML_OSC24M_CLK_IN_HZ 84f681c676SCarlo Caione #define AML_UART_BAUDRATE U(115200) 854a079c75SCarlo Caione 864a079c75SCarlo Caione /******************************************************************************* 874a079c75SCarlo Caione * Memory-mapped I/O Registers 884a079c75SCarlo Caione ******************************************************************************/ 899158854aSCarlo Caione #define AML_AO_TIMESTAMP_CNTL UL(0xC81000B4) 904a079c75SCarlo Caione 919158854aSCarlo Caione #define AML_SYS_CPU_CFG7 UL(0xC8834664) 924a079c75SCarlo Caione 930e1d7896SCarlo Caione #define AML_AO_RTI_STATUS_REG3 UL(0xDA10001C) 949158854aSCarlo Caione #define AML_AO_RTI_SCP_STAT UL(0xDA10023C) 959158854aSCarlo Caione #define AML_AO_RTI_SCP_READY_OFF U(0x14) 969158854aSCarlo Caione #define AML_A0_RTI_SCP_READY_MASK U(3) 979158854aSCarlo Caione #define AML_AO_RTI_SCP_IS_READY(v) \ 989158854aSCarlo Caione ((((v) >> AML_AO_RTI_SCP_READY_OFF) & \ 999158854aSCarlo Caione AML_A0_RTI_SCP_READY_MASK) == AML_A0_RTI_SCP_READY_MASK) 1004a079c75SCarlo Caione 101cbaad533SCarlo Caione #define AML_HIU_MAILBOX_SET_0 UL(0xDA83C404) 102cbaad533SCarlo Caione #define AML_HIU_MAILBOX_STAT_0 UL(0xDA83C408) 103cbaad533SCarlo Caione #define AML_HIU_MAILBOX_CLR_0 UL(0xDA83C40C) 104cbaad533SCarlo Caione #define AML_HIU_MAILBOX_SET_3 UL(0xDA83C428) 105cbaad533SCarlo Caione #define AML_HIU_MAILBOX_STAT_3 UL(0xDA83C42C) 106cbaad533SCarlo Caione #define AML_HIU_MAILBOX_CLR_3 UL(0xDA83C430) 1074a079c75SCarlo Caione 108*26d94393SCarlo Caione #define AML_SHA_DMA_BASE UL(0xC883E000) 109*26d94393SCarlo Caione #define AML_SHA_DMA_DESC (AML_SHA_DMA_BASE + 0x08) 110*26d94393SCarlo Caione #define AML_SHA_DMA_STATUS (AML_SHA_DMA_BASE + 0x18) 111*26d94393SCarlo Caione 1124a079c75SCarlo Caione /******************************************************************************* 1134a079c75SCarlo Caione * System Monitor Call IDs and arguments 1144a079c75SCarlo Caione ******************************************************************************/ 115381b901fSCarlo Caione #define AML_SM_GET_SHARE_MEM_INPUT_BASE U(0x82000020) 116381b901fSCarlo Caione #define AML_SM_GET_SHARE_MEM_OUTPUT_BASE U(0x82000021) 1174a079c75SCarlo Caione 118381b901fSCarlo Caione #define AML_SM_EFUSE_READ U(0x82000030) 119381b901fSCarlo Caione #define AML_SM_EFUSE_USER_MAX U(0x82000033) 1204a079c75SCarlo Caione 121381b901fSCarlo Caione #define AML_SM_JTAG_ON U(0x82000040) 122381b901fSCarlo Caione #define AML_SM_JTAG_OFF U(0x82000041) 1235cfdfc3cSCarlo Caione #define AML_SM_GET_CHIP_ID U(0x82000044) 1244a079c75SCarlo Caione 125381b901fSCarlo Caione #define AML_JTAG_STATE_ON U(0) 126381b901fSCarlo Caione #define AML_JTAG_STATE_OFF U(1) 1274a079c75SCarlo Caione 128381b901fSCarlo Caione #define AML_JTAG_M3_AO U(0) 129381b901fSCarlo Caione #define AML_JTAG_M3_EE U(1) 130381b901fSCarlo Caione #define AML_JTAG_A53_AO U(2) 131381b901fSCarlo Caione #define AML_JTAG_A53_EE U(3) 1324a079c75SCarlo Caione 133421b67b6SCarlo Caione #endif /* GXL_DEF_H */ 134