1*4a079c75SCarlo Caione /* 2*4a079c75SCarlo Caione * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved. 3*4a079c75SCarlo Caione * 4*4a079c75SCarlo Caione * SPDX-License-Identifier: BSD-3-Clause 5*4a079c75SCarlo Caione */ 6*4a079c75SCarlo Caione 7*4a079c75SCarlo Caione #ifndef GXBB_DEF_H 8*4a079c75SCarlo Caione #define GXBB_DEF_H 9*4a079c75SCarlo Caione 10*4a079c75SCarlo Caione #include <lib/utils_def.h> 11*4a079c75SCarlo Caione 12*4a079c75SCarlo Caione /******************************************************************************* 13*4a079c75SCarlo Caione * System oscillator 14*4a079c75SCarlo Caione ******************************************************************************/ 15*4a079c75SCarlo Caione #define GXBB_OSC24M_CLK_IN_HZ ULL(24000000) /* 24 MHz */ 16*4a079c75SCarlo Caione 17*4a079c75SCarlo Caione /******************************************************************************* 18*4a079c75SCarlo Caione * Memory regions 19*4a079c75SCarlo Caione ******************************************************************************/ 20*4a079c75SCarlo Caione #define GXBB_NSDRAM0_BASE UL(0x01000000) 21*4a079c75SCarlo Caione #define GXBB_NSDRAM0_SIZE UL(0x0F000000) 22*4a079c75SCarlo Caione 23*4a079c75SCarlo Caione #define GXBB_NSDRAM1_BASE UL(0x10000000) 24*4a079c75SCarlo Caione #define GXBB_NSDRAM1_SIZE UL(0x00100000) 25*4a079c75SCarlo Caione 26*4a079c75SCarlo Caione #define BL31_BASE UL(0x10100000) 27*4a079c75SCarlo Caione #define BL31_SIZE UL(0x000C0000) 28*4a079c75SCarlo Caione #define BL31_LIMIT (BL31_BASE + BL31_SIZE) 29*4a079c75SCarlo Caione 30*4a079c75SCarlo Caione /* Shared memory used for SMC services */ 31*4a079c75SCarlo Caione #define GXBB_SHARE_MEM_INPUT_BASE UL(0x100FE000) 32*4a079c75SCarlo Caione #define GXBB_SHARE_MEM_OUTPUT_BASE UL(0x100FF000) 33*4a079c75SCarlo Caione 34*4a079c75SCarlo Caione #define GXBB_SEC_DEVICE0_BASE UL(0xC0000000) 35*4a079c75SCarlo Caione #define GXBB_SEC_DEVICE0_SIZE UL(0x09000000) 36*4a079c75SCarlo Caione 37*4a079c75SCarlo Caione #define GXBB_SEC_DEVICE1_BASE UL(0xD0040000) 38*4a079c75SCarlo Caione #define GXBB_SEC_DEVICE1_SIZE UL(0x00008000) 39*4a079c75SCarlo Caione 40*4a079c75SCarlo Caione #define GXBB_TZRAM_BASE UL(0xD9000000) 41*4a079c75SCarlo Caione #define GXBB_TZRAM_SIZE UL(0x00014000) 42*4a079c75SCarlo Caione /* Top 0xC000 bytes (up to 0xD9020000) used by BL2 */ 43*4a079c75SCarlo Caione 44*4a079c75SCarlo Caione /* Mailboxes */ 45*4a079c75SCarlo Caione #define GXBB_MHU_SECURE_SCP_TO_AP_PAYLOAD UL(0xD9013800) 46*4a079c75SCarlo Caione #define GXBB_MHU_SECURE_AP_TO_SCP_PAYLOAD UL(0xD9013A00) 47*4a079c75SCarlo Caione #define GXBB_PSCI_MAILBOX_BASE UL(0xD9013F00) 48*4a079c75SCarlo Caione 49*4a079c75SCarlo Caione #define GXBB_TZROM_BASE UL(0xD9040000) 50*4a079c75SCarlo Caione #define GXBB_TZROM_SIZE UL(0x00010000) 51*4a079c75SCarlo Caione 52*4a079c75SCarlo Caione #define GXBB_SEC_DEVICE2_BASE UL(0xDA000000) 53*4a079c75SCarlo Caione #define GXBB_SEC_DEVICE2_SIZE UL(0x00200000) 54*4a079c75SCarlo Caione 55*4a079c75SCarlo Caione #define GXBB_SEC_DEVICE3_BASE UL(0xDA800000) 56*4a079c75SCarlo Caione #define GXBB_SEC_DEVICE3_SIZE UL(0x00200000) 57*4a079c75SCarlo Caione 58*4a079c75SCarlo Caione /******************************************************************************* 59*4a079c75SCarlo Caione * GIC-400 and interrupt handling related constants 60*4a079c75SCarlo Caione ******************************************************************************/ 61*4a079c75SCarlo Caione #define GXBB_GICD_BASE UL(0xC4301000) 62*4a079c75SCarlo Caione #define GXBB_GICC_BASE UL(0xC4302000) 63*4a079c75SCarlo Caione 64*4a079c75SCarlo Caione #define IRQ_SEC_PHY_TIMER 29 65*4a079c75SCarlo Caione 66*4a079c75SCarlo Caione #define IRQ_SEC_SGI_0 8 67*4a079c75SCarlo Caione #define IRQ_SEC_SGI_1 9 68*4a079c75SCarlo Caione #define IRQ_SEC_SGI_2 10 69*4a079c75SCarlo Caione #define IRQ_SEC_SGI_3 11 70*4a079c75SCarlo Caione #define IRQ_SEC_SGI_4 12 71*4a079c75SCarlo Caione #define IRQ_SEC_SGI_5 13 72*4a079c75SCarlo Caione #define IRQ_SEC_SGI_6 14 73*4a079c75SCarlo Caione #define IRQ_SEC_SGI_7 15 74*4a079c75SCarlo Caione 75*4a079c75SCarlo Caione /******************************************************************************* 76*4a079c75SCarlo Caione * UART definitions 77*4a079c75SCarlo Caione ******************************************************************************/ 78*4a079c75SCarlo Caione #define GXBB_UART0_AO_BASE UL(0xC81004C0) 79*4a079c75SCarlo Caione #define GXBB_UART0_AO_CLK_IN_HZ GXBB_OSC24M_CLK_IN_HZ 80*4a079c75SCarlo Caione #define GXBB_UART_BAUDRATE U(115200) 81*4a079c75SCarlo Caione 82*4a079c75SCarlo Caione /******************************************************************************* 83*4a079c75SCarlo Caione * Memory-mapped I/O Registers 84*4a079c75SCarlo Caione ******************************************************************************/ 85*4a079c75SCarlo Caione #define GXBB_AO_TIMESTAMP_CNTL UL(0xC81000B4) 86*4a079c75SCarlo Caione 87*4a079c75SCarlo Caione #define GXBB_SYS_CPU_CFG7 UL(0xC8834664) 88*4a079c75SCarlo Caione 89*4a079c75SCarlo Caione #define GXBB_AO_RTI_STATUS_REG3 UL(0xDA10001C) 90*4a079c75SCarlo Caione 91*4a079c75SCarlo Caione #define GXBB_HIU_MAILBOX_SET_0 UL(0xDA83C404) 92*4a079c75SCarlo Caione #define GXBB_HIU_MAILBOX_STAT_0 UL(0xDA83C408) 93*4a079c75SCarlo Caione #define GXBB_HIU_MAILBOX_CLR_0 UL(0xDA83C40C) 94*4a079c75SCarlo Caione #define GXBB_HIU_MAILBOX_SET_3 UL(0xDA83C428) 95*4a079c75SCarlo Caione #define GXBB_HIU_MAILBOX_STAT_3 UL(0xDA83C42C) 96*4a079c75SCarlo Caione #define GXBB_HIU_MAILBOX_CLR_3 UL(0xDA83C430) 97*4a079c75SCarlo Caione 98*4a079c75SCarlo Caione /******************************************************************************* 99*4a079c75SCarlo Caione * System Monitor Call IDs and arguments 100*4a079c75SCarlo Caione ******************************************************************************/ 101*4a079c75SCarlo Caione #define GXBB_SM_GET_SHARE_MEM_INPUT_BASE U(0x82000020) 102*4a079c75SCarlo Caione #define GXBB_SM_GET_SHARE_MEM_OUTPUT_BASE U(0x82000021) 103*4a079c75SCarlo Caione 104*4a079c75SCarlo Caione #define GXBB_SM_EFUSE_READ U(0x82000030) 105*4a079c75SCarlo Caione #define GXBB_SM_EFUSE_USER_MAX U(0x82000033) 106*4a079c75SCarlo Caione 107*4a079c75SCarlo Caione #define GXBB_SM_JTAG_ON U(0x82000040) 108*4a079c75SCarlo Caione #define GXBB_SM_JTAG_OFF U(0x82000041) 109*4a079c75SCarlo Caione 110*4a079c75SCarlo Caione #define GXBB_JTAG_STATE_ON U(0) 111*4a079c75SCarlo Caione #define GXBB_JTAG_STATE_OFF U(1) 112*4a079c75SCarlo Caione 113*4a079c75SCarlo Caione #define GXBB_JTAG_M3_AO U(0) 114*4a079c75SCarlo Caione #define GXBB_JTAG_M3_EE U(1) 115*4a079c75SCarlo Caione #define GXBB_JTAG_A53_AO U(2) 116*4a079c75SCarlo Caione #define GXBB_JTAG_A53_EE U(3) 117*4a079c75SCarlo Caione 118*4a079c75SCarlo Caione #endif /* GXBB_DEF_H */ 119