1*4a079c75SCarlo Caione /* 2*4a079c75SCarlo Caione * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved. 3*4a079c75SCarlo Caione * 4*4a079c75SCarlo Caione * SPDX-License-Identifier: BSD-3-Clause 5*4a079c75SCarlo Caione */ 6*4a079c75SCarlo Caione 7*4a079c75SCarlo Caione #include <assert.h> 8*4a079c75SCarlo Caione 9*4a079c75SCarlo Caione #include <platform_def.h> 10*4a079c75SCarlo Caione 11*4a079c75SCarlo Caione #include <common/bl_common.h> 12*4a079c75SCarlo Caione #include <common/interrupt_props.h> 13*4a079c75SCarlo Caione #include <drivers/arm/gicv2.h> 14*4a079c75SCarlo Caione #include <lib/xlat_tables/xlat_mmu_helpers.h> 15*4a079c75SCarlo Caione #include <plat/common/platform.h> 16*4a079c75SCarlo Caione 17*4a079c75SCarlo Caione #include "gxbb_private.h" 18*4a079c75SCarlo Caione 19*4a079c75SCarlo Caione /* 20*4a079c75SCarlo Caione * Placeholder variables for copying the arguments that have been passed to 21*4a079c75SCarlo Caione * BL31 from BL2. 22*4a079c75SCarlo Caione */ 23*4a079c75SCarlo Caione static entry_point_info_t bl33_image_ep_info; 24*4a079c75SCarlo Caione 25*4a079c75SCarlo Caione /******************************************************************************* 26*4a079c75SCarlo Caione * Return a pointer to the 'entry_point_info' structure of the next image for 27*4a079c75SCarlo Caione * the security state specified. BL33 corresponds to the non-secure image type 28*4a079c75SCarlo Caione * while BL32 corresponds to the secure image type. A NULL pointer is returned 29*4a079c75SCarlo Caione * if the image does not exist. 30*4a079c75SCarlo Caione ******************************************************************************/ 31*4a079c75SCarlo Caione entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 32*4a079c75SCarlo Caione { 33*4a079c75SCarlo Caione entry_point_info_t *next_image_info; 34*4a079c75SCarlo Caione 35*4a079c75SCarlo Caione assert(type == NON_SECURE); 36*4a079c75SCarlo Caione 37*4a079c75SCarlo Caione next_image_info = &bl33_image_ep_info; 38*4a079c75SCarlo Caione 39*4a079c75SCarlo Caione /* None of the images can have 0x0 as the entrypoint. */ 40*4a079c75SCarlo Caione if (next_image_info->pc != 0U) { 41*4a079c75SCarlo Caione return next_image_info; 42*4a079c75SCarlo Caione } else { 43*4a079c75SCarlo Caione return NULL; 44*4a079c75SCarlo Caione } 45*4a079c75SCarlo Caione } 46*4a079c75SCarlo Caione 47*4a079c75SCarlo Caione /******************************************************************************* 48*4a079c75SCarlo Caione * Perform any BL31 early platform setup. Here is an opportunity to copy 49*4a079c75SCarlo Caione * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before 50*4a079c75SCarlo Caione * they are lost (potentially). This needs to be done before the MMU is 51*4a079c75SCarlo Caione * initialized so that the memory layout can be used while creating page 52*4a079c75SCarlo Caione * tables. BL2 has flushed this information to memory, so we are guaranteed 53*4a079c75SCarlo Caione * to pick up good data. 54*4a079c75SCarlo Caione ******************************************************************************/ 55*4a079c75SCarlo Caione struct gxbb_bl31_param { 56*4a079c75SCarlo Caione param_header_t h; 57*4a079c75SCarlo Caione image_info_t *bl31_image_info; 58*4a079c75SCarlo Caione entry_point_info_t *bl32_ep_info; 59*4a079c75SCarlo Caione image_info_t *bl32_image_info; 60*4a079c75SCarlo Caione entry_point_info_t *bl33_ep_info; 61*4a079c75SCarlo Caione image_info_t *bl33_image_info; 62*4a079c75SCarlo Caione }; 63*4a079c75SCarlo Caione 64*4a079c75SCarlo Caione void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 65*4a079c75SCarlo Caione u_register_t arg2, u_register_t arg3) 66*4a079c75SCarlo Caione { 67*4a079c75SCarlo Caione struct gxbb_bl31_param *from_bl2; 68*4a079c75SCarlo Caione 69*4a079c75SCarlo Caione /* Initialize the console to provide early debug support */ 70*4a079c75SCarlo Caione gxbb_console_init(); 71*4a079c75SCarlo Caione 72*4a079c75SCarlo Caione /* 73*4a079c75SCarlo Caione * In debug builds, we pass a special value in 'arg1' to verify platform 74*4a079c75SCarlo Caione * parameters from BL2 to BL31. In release builds it's not used. 75*4a079c75SCarlo Caione */ 76*4a079c75SCarlo Caione assert(arg1 == GXBB_BL31_PLAT_PARAM_VAL); 77*4a079c75SCarlo Caione 78*4a079c75SCarlo Caione /* Check that params passed from BL2 are not NULL. */ 79*4a079c75SCarlo Caione from_bl2 = (struct gxbb_bl31_param *) arg0; 80*4a079c75SCarlo Caione 81*4a079c75SCarlo Caione /* Check params passed from BL2 are not NULL. */ 82*4a079c75SCarlo Caione assert(from_bl2 != NULL); 83*4a079c75SCarlo Caione assert(from_bl2->h.type == PARAM_BL31); 84*4a079c75SCarlo Caione assert(from_bl2->h.version >= VERSION_1); 85*4a079c75SCarlo Caione 86*4a079c75SCarlo Caione /* 87*4a079c75SCarlo Caione * Copy BL33 entry point information. It is stored in Secure RAM, in 88*4a079c75SCarlo Caione * BL2's address space. 89*4a079c75SCarlo Caione */ 90*4a079c75SCarlo Caione bl33_image_ep_info = *from_bl2->bl33_ep_info; 91*4a079c75SCarlo Caione 92*4a079c75SCarlo Caione if (bl33_image_ep_info.pc == 0U) { 93*4a079c75SCarlo Caione ERROR("BL31: BL33 entrypoint not obtained from BL2\n"); 94*4a079c75SCarlo Caione panic(); 95*4a079c75SCarlo Caione } 96*4a079c75SCarlo Caione } 97*4a079c75SCarlo Caione 98*4a079c75SCarlo Caione void bl31_plat_arch_setup(void) 99*4a079c75SCarlo Caione { 100*4a079c75SCarlo Caione gxbb_setup_page_tables(); 101*4a079c75SCarlo Caione 102*4a079c75SCarlo Caione enable_mmu_el3(0); 103*4a079c75SCarlo Caione } 104*4a079c75SCarlo Caione 105*4a079c75SCarlo Caione /******************************************************************************* 106*4a079c75SCarlo Caione * GICv2 driver setup information 107*4a079c75SCarlo Caione ******************************************************************************/ 108*4a079c75SCarlo Caione static const interrupt_prop_t gxbb_interrupt_props[] = { 109*4a079c75SCarlo Caione INTR_PROP_DESC(IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, 110*4a079c75SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 111*4a079c75SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, 112*4a079c75SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 113*4a079c75SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, 114*4a079c75SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 115*4a079c75SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, 116*4a079c75SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 117*4a079c75SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, 118*4a079c75SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 119*4a079c75SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, 120*4a079c75SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 121*4a079c75SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, 122*4a079c75SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 123*4a079c75SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, 124*4a079c75SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 125*4a079c75SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, 126*4a079c75SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 127*4a079c75SCarlo Caione }; 128*4a079c75SCarlo Caione 129*4a079c75SCarlo Caione static const gicv2_driver_data_t gxbb_gic_data = { 130*4a079c75SCarlo Caione .gicd_base = GXBB_GICD_BASE, 131*4a079c75SCarlo Caione .gicc_base = GXBB_GICC_BASE, 132*4a079c75SCarlo Caione .interrupt_props = gxbb_interrupt_props, 133*4a079c75SCarlo Caione .interrupt_props_num = ARRAY_SIZE(gxbb_interrupt_props), 134*4a079c75SCarlo Caione }; 135*4a079c75SCarlo Caione 136*4a079c75SCarlo Caione void bl31_platform_setup(void) 137*4a079c75SCarlo Caione { 138*4a079c75SCarlo Caione mhu_secure_init(); 139*4a079c75SCarlo Caione 140*4a079c75SCarlo Caione gicv2_driver_init(&gxbb_gic_data); 141*4a079c75SCarlo Caione gicv2_distif_init(); 142*4a079c75SCarlo Caione gicv2_pcpu_distif_init(); 143*4a079c75SCarlo Caione gicv2_cpuif_enable(); 144*4a079c75SCarlo Caione 145*4a079c75SCarlo Caione gxbb_thermal_unknown(); 146*4a079c75SCarlo Caione } 147