xref: /rk3399_ARM-atf/plat/amlogic/gxbb/gxbb_bl31_setup.c (revision 9af73b36883010a4dc4f0b0640dcc7dced895770)
14a079c75SCarlo Caione /*
2e26864afSCarlo Caione  * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
34a079c75SCarlo Caione  *
44a079c75SCarlo Caione  * SPDX-License-Identifier: BSD-3-Clause
54a079c75SCarlo Caione  */
64a079c75SCarlo Caione 
74a079c75SCarlo Caione #include <assert.h>
84a079c75SCarlo Caione #include <common/bl_common.h>
94a079c75SCarlo Caione #include <common/interrupt_props.h>
104a079c75SCarlo Caione #include <drivers/arm/gicv2.h>
114a079c75SCarlo Caione #include <lib/xlat_tables/xlat_mmu_helpers.h>
124a079c75SCarlo Caione #include <plat/common/platform.h>
13*b5621874SCarlo Caione #include <platform_def.h>
144a079c75SCarlo Caione 
15e26864afSCarlo Caione #include "aml_private.h"
164a079c75SCarlo Caione 
174a079c75SCarlo Caione /*
184a079c75SCarlo Caione  * Placeholder variables for copying the arguments that have been passed to
194a079c75SCarlo Caione  * BL31 from BL2.
204a079c75SCarlo Caione  */
214a079c75SCarlo Caione static entry_point_info_t bl33_image_ep_info;
224a079c75SCarlo Caione 
234a079c75SCarlo Caione /*******************************************************************************
244a079c75SCarlo Caione  * Return a pointer to the 'entry_point_info' structure of the next image for
254a079c75SCarlo Caione  * the security state specified. BL33 corresponds to the non-secure image type
264a079c75SCarlo Caione  * while BL32 corresponds to the secure image type. A NULL pointer is returned
274a079c75SCarlo Caione  * if the image does not exist.
284a079c75SCarlo Caione  ******************************************************************************/
bl31_plat_get_next_image_ep_info(uint32_t type)294a079c75SCarlo Caione entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
304a079c75SCarlo Caione {
314a079c75SCarlo Caione 	entry_point_info_t *next_image_info;
324a079c75SCarlo Caione 
334a079c75SCarlo Caione 	assert(type == NON_SECURE);
344a079c75SCarlo Caione 
354a079c75SCarlo Caione 	next_image_info = &bl33_image_ep_info;
364a079c75SCarlo Caione 
374a079c75SCarlo Caione 	/* None of the images can have 0x0 as the entrypoint. */
384a079c75SCarlo Caione 	if (next_image_info->pc != 0U) {
394a079c75SCarlo Caione 		return next_image_info;
404a079c75SCarlo Caione 	} else {
414a079c75SCarlo Caione 		return NULL;
424a079c75SCarlo Caione 	}
434a079c75SCarlo Caione }
444a079c75SCarlo Caione 
454a079c75SCarlo Caione /*******************************************************************************
464a079c75SCarlo Caione  * Perform any BL31 early platform setup. Here is an opportunity to copy
474a079c75SCarlo Caione  * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before
484a079c75SCarlo Caione  * they are lost (potentially). This needs to be done before the MMU is
494a079c75SCarlo Caione  * initialized so that the memory layout can be used while creating page
504a079c75SCarlo Caione  * tables. BL2 has flushed this information to memory, so we are guaranteed
514a079c75SCarlo Caione  * to pick up good data.
524a079c75SCarlo Caione  ******************************************************************************/
534a079c75SCarlo Caione struct gxbb_bl31_param {
544a079c75SCarlo Caione 	param_header_t h;
554a079c75SCarlo Caione 	image_info_t *bl31_image_info;
564a079c75SCarlo Caione 	entry_point_info_t *bl32_ep_info;
574a079c75SCarlo Caione 	image_info_t *bl32_image_info;
584a079c75SCarlo Caione 	entry_point_info_t *bl33_ep_info;
594a079c75SCarlo Caione 	image_info_t *bl33_image_info;
604a079c75SCarlo Caione };
614a079c75SCarlo Caione 
bl31_early_platform_setup2(u_register_t arg0,u_register_t arg1,u_register_t arg2,u_register_t arg3)624a079c75SCarlo Caione void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
634a079c75SCarlo Caione 				u_register_t arg2, u_register_t arg3)
644a079c75SCarlo Caione {
654a079c75SCarlo Caione 	struct gxbb_bl31_param *from_bl2;
664a079c75SCarlo Caione 
674a079c75SCarlo Caione 	/* Initialize the console to provide early debug support */
68010fdc1bSCarlo Caione 	aml_console_init();
694a079c75SCarlo Caione 
704a079c75SCarlo Caione 	/*
714a079c75SCarlo Caione 	 * In debug builds, we pass a special value in 'arg1' to verify platform
724a079c75SCarlo Caione 	 * parameters from BL2 to BL31. In release builds it's not used.
734a079c75SCarlo Caione 	 */
749158854aSCarlo Caione 	assert(arg1 == AML_BL31_PLAT_PARAM_VAL);
754a079c75SCarlo Caione 
764a079c75SCarlo Caione 	/* Check that params passed from BL2 are not NULL. */
774a079c75SCarlo Caione 	from_bl2 = (struct gxbb_bl31_param *) arg0;
784a079c75SCarlo Caione 
794a079c75SCarlo Caione 	/* Check params passed from BL2 are not NULL. */
804a079c75SCarlo Caione 	assert(from_bl2 != NULL);
814a079c75SCarlo Caione 	assert(from_bl2->h.type == PARAM_BL31);
824a079c75SCarlo Caione 	assert(from_bl2->h.version >= VERSION_1);
834a079c75SCarlo Caione 
844a079c75SCarlo Caione 	/*
854a079c75SCarlo Caione 	 * Copy BL33 entry point information. It is stored in Secure RAM, in
864a079c75SCarlo Caione 	 * BL2's address space.
874a079c75SCarlo Caione 	 */
884a079c75SCarlo Caione 	bl33_image_ep_info = *from_bl2->bl33_ep_info;
894a079c75SCarlo Caione 
904a079c75SCarlo Caione 	if (bl33_image_ep_info.pc == 0U) {
914a079c75SCarlo Caione 		ERROR("BL31: BL33 entrypoint not obtained from BL2\n");
924a079c75SCarlo Caione 		panic();
934a079c75SCarlo Caione 	}
944a079c75SCarlo Caione }
954a079c75SCarlo Caione 
bl31_plat_arch_setup(void)964a079c75SCarlo Caione void bl31_plat_arch_setup(void)
974a079c75SCarlo Caione {
98010fdc1bSCarlo Caione 	aml_setup_page_tables();
994a079c75SCarlo Caione 
1004a079c75SCarlo Caione 	enable_mmu_el3(0);
1014a079c75SCarlo Caione }
1024a079c75SCarlo Caione 
1034a079c75SCarlo Caione /*******************************************************************************
1044a079c75SCarlo Caione  * GICv2 driver setup information
1054a079c75SCarlo Caione  ******************************************************************************/
1064a079c75SCarlo Caione static const interrupt_prop_t gxbb_interrupt_props[] = {
1074a079c75SCarlo Caione 	INTR_PROP_DESC(IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY,
1084a079c75SCarlo Caione 		       GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
1094a079c75SCarlo Caione 	INTR_PROP_DESC(IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY,
1104a079c75SCarlo Caione 		       GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
1114a079c75SCarlo Caione 	INTR_PROP_DESC(IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY,
1124a079c75SCarlo Caione 		       GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
1134a079c75SCarlo Caione 	INTR_PROP_DESC(IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY,
1144a079c75SCarlo Caione 		       GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
1154a079c75SCarlo Caione 	INTR_PROP_DESC(IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY,
1164a079c75SCarlo Caione 		       GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
1174a079c75SCarlo Caione 	INTR_PROP_DESC(IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY,
1184a079c75SCarlo Caione 		       GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
1194a079c75SCarlo Caione 	INTR_PROP_DESC(IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY,
1204a079c75SCarlo Caione 		       GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
1214a079c75SCarlo Caione 	INTR_PROP_DESC(IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY,
1224a079c75SCarlo Caione 		       GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
1234a079c75SCarlo Caione 	INTR_PROP_DESC(IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY,
1244a079c75SCarlo Caione 		       GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
1254a079c75SCarlo Caione };
1264a079c75SCarlo Caione 
1274a079c75SCarlo Caione static const gicv2_driver_data_t gxbb_gic_data = {
128821781f3SCarlo Caione 	.gicd_base = AML_GICD_BASE,
129821781f3SCarlo Caione 	.gicc_base = AML_GICC_BASE,
1304a079c75SCarlo Caione 	.interrupt_props = gxbb_interrupt_props,
1314a079c75SCarlo Caione 	.interrupt_props_num = ARRAY_SIZE(gxbb_interrupt_props),
1324a079c75SCarlo Caione };
1334a079c75SCarlo Caione 
bl31_platform_setup(void)1344a079c75SCarlo Caione void bl31_platform_setup(void)
1354a079c75SCarlo Caione {
136cbaad533SCarlo Caione 	aml_mhu_secure_init();
1374a079c75SCarlo Caione 
1384a079c75SCarlo Caione 	gicv2_driver_init(&gxbb_gic_data);
1394a079c75SCarlo Caione 	gicv2_distif_init();
1404a079c75SCarlo Caione 	gicv2_pcpu_distif_init();
1414a079c75SCarlo Caione 	gicv2_cpuif_enable();
1424a079c75SCarlo Caione 
14373f6d057SCarlo Caione 	aml_thermal_unknown();
1444a079c75SCarlo Caione }
145