xref: /rk3399_ARM-atf/plat/amlogic/g12a/g12a_def.h (revision f7fa5289176068d0d54cd0b218eae3394b47f8c1)
1*cdb8c52fSCarlo Caione /*
2*cdb8c52fSCarlo Caione  * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3*cdb8c52fSCarlo Caione  *
4*cdb8c52fSCarlo Caione  * SPDX-License-Identifier: BSD-3-Clause
5*cdb8c52fSCarlo Caione  */
6*cdb8c52fSCarlo Caione 
7*cdb8c52fSCarlo Caione #ifndef G12A_DEF_H
8*cdb8c52fSCarlo Caione #define G12A_DEF_H
9*cdb8c52fSCarlo Caione 
10*cdb8c52fSCarlo Caione #include <lib/utils_def.h>
11*cdb8c52fSCarlo Caione 
12*cdb8c52fSCarlo Caione /*******************************************************************************
13*cdb8c52fSCarlo Caione  * System oscillator
14*cdb8c52fSCarlo Caione  ******************************************************************************/
15*cdb8c52fSCarlo Caione #define AML_OSC24M_CLK_IN_HZ			ULL(24000000) /* 24 MHz */
16*cdb8c52fSCarlo Caione 
17*cdb8c52fSCarlo Caione /*******************************************************************************
18*cdb8c52fSCarlo Caione  * Memory regions
19*cdb8c52fSCarlo Caione  ******************************************************************************/
20*cdb8c52fSCarlo Caione #define AML_HDCP_RX_BASE			UL(0xFFE0D000)
21*cdb8c52fSCarlo Caione #define AML_HDCP_RX_SIZE			UL(0x00002000)
22*cdb8c52fSCarlo Caione 
23*cdb8c52fSCarlo Caione #define AML_HDCP_TX_BASE			UL(0xFFE01000)
24*cdb8c52fSCarlo Caione #define AML_HDCP_TX_SIZE			UL(0x00001000)
25*cdb8c52fSCarlo Caione 
26*cdb8c52fSCarlo Caione #define AML_NS_SHARE_MEM_BASE			UL(0x05000000)
27*cdb8c52fSCarlo Caione #define AML_NS_SHARE_MEM_SIZE			UL(0x00100000)
28*cdb8c52fSCarlo Caione 
29*cdb8c52fSCarlo Caione #define AML_SEC_SHARE_MEM_BASE			UL(0x05200000)
30*cdb8c52fSCarlo Caione #define AML_SEC_SHARE_MEM_SIZE			UL(0x00100000)
31*cdb8c52fSCarlo Caione 
32*cdb8c52fSCarlo Caione #define AML_GIC_DEVICE_BASE			UL(0xFFC00000)
33*cdb8c52fSCarlo Caione #define AML_GIC_DEVICE_SIZE			UL(0x00008000)
34*cdb8c52fSCarlo Caione 
35*cdb8c52fSCarlo Caione #define AML_NSDRAM0_BASE			UL(0x01000000)
36*cdb8c52fSCarlo Caione #define AML_NSDRAM0_SIZE			UL(0x0F000000)
37*cdb8c52fSCarlo Caione 
38*cdb8c52fSCarlo Caione #define BL31_BASE				UL(0x05100000)
39*cdb8c52fSCarlo Caione #define BL31_SIZE				UL(0x00100000)
40*cdb8c52fSCarlo Caione #define BL31_LIMIT				(BL31_BASE + BL31_SIZE)
41*cdb8c52fSCarlo Caione 
42*cdb8c52fSCarlo Caione /* Shared memory used for SMC services */
43*cdb8c52fSCarlo Caione #define AML_SHARE_MEM_INPUT_BASE		UL(0x050FE000)
44*cdb8c52fSCarlo Caione #define AML_SHARE_MEM_OUTPUT_BASE		UL(0x050FF000)
45*cdb8c52fSCarlo Caione 
46*cdb8c52fSCarlo Caione #define AML_SEC_DEVICE0_BASE			UL(0xFFD00000)
47*cdb8c52fSCarlo Caione #define AML_SEC_DEVICE0_SIZE			UL(0x00026000)
48*cdb8c52fSCarlo Caione 
49*cdb8c52fSCarlo Caione #define AML_SEC_DEVICE1_BASE			UL(0xFF800000)
50*cdb8c52fSCarlo Caione #define AML_SEC_DEVICE1_SIZE			UL(0x0000A000)
51*cdb8c52fSCarlo Caione 
52*cdb8c52fSCarlo Caione #define AML_TZRAM_BASE				UL(0xFFFA0000)
53*cdb8c52fSCarlo Caione #define AML_TZRAM_SIZE				UL(0x00048000)
54*cdb8c52fSCarlo Caione 
55*cdb8c52fSCarlo Caione /* Mailboxes */
56*cdb8c52fSCarlo Caione #define AML_MHU_SECURE_SCP_TO_AP_PAYLOAD	UL(0xFFFE7800)
57*cdb8c52fSCarlo Caione #define AML_MHU_SECURE_AP_TO_SCP_PAYLOAD	UL(0xFFFE7A00)
58*cdb8c52fSCarlo Caione #define AML_PSCI_MAILBOX_BASE			UL(0xFFFE7F00)
59*cdb8c52fSCarlo Caione 
60*cdb8c52fSCarlo Caione #define AML_SEC_DEVICE2_BASE			UL(0xFF620000)
61*cdb8c52fSCarlo Caione #define AML_SEC_DEVICE2_SIZE			UL(0x00028000)
62*cdb8c52fSCarlo Caione 
63*cdb8c52fSCarlo Caione /*******************************************************************************
64*cdb8c52fSCarlo Caione  * GIC-400 and interrupt handling related constants
65*cdb8c52fSCarlo Caione  ******************************************************************************/
66*cdb8c52fSCarlo Caione #define AML_GICD_BASE				UL(0xFFC01000)
67*cdb8c52fSCarlo Caione #define AML_GICC_BASE				UL(0xFFC02000)
68*cdb8c52fSCarlo Caione 
69*cdb8c52fSCarlo Caione #define IRQ_SEC_PHY_TIMER			29
70*cdb8c52fSCarlo Caione 
71*cdb8c52fSCarlo Caione #define IRQ_SEC_SGI_0				8
72*cdb8c52fSCarlo Caione #define IRQ_SEC_SGI_1				9
73*cdb8c52fSCarlo Caione #define IRQ_SEC_SGI_2				10
74*cdb8c52fSCarlo Caione #define IRQ_SEC_SGI_3				11
75*cdb8c52fSCarlo Caione #define IRQ_SEC_SGI_4				12
76*cdb8c52fSCarlo Caione #define IRQ_SEC_SGI_5				13
77*cdb8c52fSCarlo Caione #define IRQ_SEC_SGI_6				14
78*cdb8c52fSCarlo Caione #define IRQ_SEC_SGI_7				15
79*cdb8c52fSCarlo Caione #define IRQ_SEC_SGI_8				16
80*cdb8c52fSCarlo Caione 
81*cdb8c52fSCarlo Caione /*******************************************************************************
82*cdb8c52fSCarlo Caione  * UART definitions
83*cdb8c52fSCarlo Caione  ******************************************************************************/
84*cdb8c52fSCarlo Caione #define AML_UART0_AO_BASE			UL(0xFF803000)
85*cdb8c52fSCarlo Caione #define AML_UART0_AO_CLK_IN_HZ			AML_OSC24M_CLK_IN_HZ
86*cdb8c52fSCarlo Caione #define AML_UART_BAUDRATE			U(115200)
87*cdb8c52fSCarlo Caione 
88*cdb8c52fSCarlo Caione /*******************************************************************************
89*cdb8c52fSCarlo Caione  * Memory-mapped I/O Registers
90*cdb8c52fSCarlo Caione  ******************************************************************************/
91*cdb8c52fSCarlo Caione #define AML_AO_TIMESTAMP_CNTL			UL(0xFF8000B4)
92*cdb8c52fSCarlo Caione 
93*cdb8c52fSCarlo Caione #define AML_SYS_CPU_CFG7			UL(0xFF634664)
94*cdb8c52fSCarlo Caione 
95*cdb8c52fSCarlo Caione #define AML_AO_RTI_STATUS_REG3			UL(0xFF80001C)
96*cdb8c52fSCarlo Caione #define AML_AO_RTI_SCP_STAT			UL(0xFF80023C)
97*cdb8c52fSCarlo Caione #define AML_AO_RTI_SCP_READY_OFF		U(0x14)
98*cdb8c52fSCarlo Caione #define AML_A0_RTI_SCP_READY_MASK		U(3)
99*cdb8c52fSCarlo Caione #define AML_AO_RTI_SCP_IS_READY(v)					\
100*cdb8c52fSCarlo Caione 	((((v) >> AML_AO_RTI_SCP_READY_OFF) &				\
101*cdb8c52fSCarlo Caione 	AML_A0_RTI_SCP_READY_MASK) == AML_A0_RTI_SCP_READY_MASK)
102*cdb8c52fSCarlo Caione 
103*cdb8c52fSCarlo Caione #define AML_HIU_MAILBOX_SET_0			UL(0xFF63C404)
104*cdb8c52fSCarlo Caione #define AML_HIU_MAILBOX_STAT_0			UL(0xFF63C408)
105*cdb8c52fSCarlo Caione #define AML_HIU_MAILBOX_CLR_0			UL(0xFF63C40C)
106*cdb8c52fSCarlo Caione #define AML_HIU_MAILBOX_SET_3			UL(0xFF63C428)
107*cdb8c52fSCarlo Caione #define AML_HIU_MAILBOX_STAT_3			UL(0xFF63C42C)
108*cdb8c52fSCarlo Caione #define AML_HIU_MAILBOX_CLR_3			UL(0xFF63C430)
109*cdb8c52fSCarlo Caione 
110*cdb8c52fSCarlo Caione #define AML_SHA_DMA_BASE			UL(0xFF63E000)
111*cdb8c52fSCarlo Caione #define AML_SHA_DMA_DESC			(AML_SHA_DMA_BASE + 0x08)
112*cdb8c52fSCarlo Caione #define AML_SHA_DMA_STATUS			(AML_SHA_DMA_BASE + 0x28)
113*cdb8c52fSCarlo Caione 
114*cdb8c52fSCarlo Caione /*******************************************************************************
115*cdb8c52fSCarlo Caione  * System Monitor Call IDs and arguments
116*cdb8c52fSCarlo Caione  ******************************************************************************/
117*cdb8c52fSCarlo Caione #define AML_SM_GET_SHARE_MEM_INPUT_BASE		U(0x82000020)
118*cdb8c52fSCarlo Caione #define AML_SM_GET_SHARE_MEM_OUTPUT_BASE	U(0x82000021)
119*cdb8c52fSCarlo Caione 
120*cdb8c52fSCarlo Caione #define AML_SM_EFUSE_READ			U(0x82000030)
121*cdb8c52fSCarlo Caione #define AML_SM_EFUSE_USER_MAX			U(0x82000033)
122*cdb8c52fSCarlo Caione 
123*cdb8c52fSCarlo Caione #define AML_SM_JTAG_ON				U(0x82000040)
124*cdb8c52fSCarlo Caione #define AML_SM_JTAG_OFF				U(0x82000041)
125*cdb8c52fSCarlo Caione #define AML_SM_GET_CHIP_ID			U(0x82000044)
126*cdb8c52fSCarlo Caione 
127*cdb8c52fSCarlo Caione #define AML_JTAG_STATE_ON			U(0)
128*cdb8c52fSCarlo Caione #define AML_JTAG_STATE_OFF			U(1)
129*cdb8c52fSCarlo Caione 
130*cdb8c52fSCarlo Caione #define AML_JTAG_M3_AO				U(0)
131*cdb8c52fSCarlo Caione #define AML_JTAG_M3_EE				U(1)
132*cdb8c52fSCarlo Caione #define AML_JTAG_A53_AO				U(2)
133*cdb8c52fSCarlo Caione #define AML_JTAG_A53_EE				U(3)
134*cdb8c52fSCarlo Caione 
135*cdb8c52fSCarlo Caione #endif /* G12A_DEF_H */
136