1*afd241e7SCarlo Caione /* 2*afd241e7SCarlo Caione * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved. 3*afd241e7SCarlo Caione * 4*afd241e7SCarlo Caione * SPDX-License-Identifier: BSD-3-Clause 5*afd241e7SCarlo Caione */ 6*afd241e7SCarlo Caione 7*afd241e7SCarlo Caione #ifndef AXG_DEF_H 8*afd241e7SCarlo Caione #define AXG_DEF_H 9*afd241e7SCarlo Caione 10*afd241e7SCarlo Caione #include <lib/utils_def.h> 11*afd241e7SCarlo Caione 12*afd241e7SCarlo Caione /******************************************************************************* 13*afd241e7SCarlo Caione * System oscillator 14*afd241e7SCarlo Caione ******************************************************************************/ 15*afd241e7SCarlo Caione #define AML_OSC24M_CLK_IN_HZ ULL(24000000) /* 24 MHz */ 16*afd241e7SCarlo Caione 17*afd241e7SCarlo Caione /******************************************************************************* 18*afd241e7SCarlo Caione * Memory regions 19*afd241e7SCarlo Caione ******************************************************************************/ 20*afd241e7SCarlo Caione #define AML_NS_SHARE_MEM_BASE UL(0x05000000) 21*afd241e7SCarlo Caione #define AML_NS_SHARE_MEM_SIZE UL(0x00100000) 22*afd241e7SCarlo Caione 23*afd241e7SCarlo Caione #define AML_SEC_SHARE_MEM_BASE UL(0x05200000) 24*afd241e7SCarlo Caione #define AML_SEC_SHARE_MEM_SIZE UL(0x00100000) 25*afd241e7SCarlo Caione 26*afd241e7SCarlo Caione #define AML_GIC_DEVICE_BASE UL(0xFFC00000) 27*afd241e7SCarlo Caione #define AML_GIC_DEVICE_SIZE UL(0x00008000) 28*afd241e7SCarlo Caione 29*afd241e7SCarlo Caione #define AML_NSDRAM0_BASE UL(0x01000000) 30*afd241e7SCarlo Caione #define AML_NSDRAM0_SIZE UL(0x0F000000) 31*afd241e7SCarlo Caione 32*afd241e7SCarlo Caione #define BL31_BASE UL(0x05100000) 33*afd241e7SCarlo Caione #define BL31_SIZE UL(0x00100000) 34*afd241e7SCarlo Caione #define BL31_LIMIT (BL31_BASE + BL31_SIZE) 35*afd241e7SCarlo Caione 36*afd241e7SCarlo Caione /* Shared memory used for SMC services */ 37*afd241e7SCarlo Caione #define AML_SHARE_MEM_INPUT_BASE UL(0x050FE000) 38*afd241e7SCarlo Caione #define AML_SHARE_MEM_OUTPUT_BASE UL(0x050FF000) 39*afd241e7SCarlo Caione 40*afd241e7SCarlo Caione #define AML_SEC_DEVICE0_BASE UL(0xFFD00000) 41*afd241e7SCarlo Caione #define AML_SEC_DEVICE0_SIZE UL(0x00026000) 42*afd241e7SCarlo Caione 43*afd241e7SCarlo Caione #define AML_SEC_DEVICE1_BASE UL(0xFF800000) 44*afd241e7SCarlo Caione #define AML_SEC_DEVICE1_SIZE UL(0x0000A000) 45*afd241e7SCarlo Caione 46*afd241e7SCarlo Caione #define AML_SEC_DEVICE2_BASE UL(0xFF620000) 47*afd241e7SCarlo Caione #define AML_SEC_DEVICE2_SIZE UL(0x00028000) 48*afd241e7SCarlo Caione 49*afd241e7SCarlo Caione #define AML_TZRAM_BASE UL(0xFFFC0000) 50*afd241e7SCarlo Caione #define AML_TZRAM_SIZE UL(0x00020000) 51*afd241e7SCarlo Caione 52*afd241e7SCarlo Caione /* Mailboxes */ 53*afd241e7SCarlo Caione #define AML_MHU_SECURE_SCP_TO_AP_PAYLOAD UL(0xFFFD3800) 54*afd241e7SCarlo Caione #define AML_MHU_SECURE_AP_TO_SCP_PAYLOAD UL(0xFFFD3A00) 55*afd241e7SCarlo Caione #define AML_PSCI_MAILBOX_BASE UL(0xFFFD3F00) 56*afd241e7SCarlo Caione 57*afd241e7SCarlo Caione /******************************************************************************* 58*afd241e7SCarlo Caione * GIC-400 and interrupt handling related constants 59*afd241e7SCarlo Caione ******************************************************************************/ 60*afd241e7SCarlo Caione #define AML_GICD_BASE UL(0xFFC01000) 61*afd241e7SCarlo Caione #define AML_GICC_BASE UL(0xFFC02000) 62*afd241e7SCarlo Caione 63*afd241e7SCarlo Caione #define IRQ_SEC_PHY_TIMER 29 64*afd241e7SCarlo Caione 65*afd241e7SCarlo Caione #define IRQ_SEC_SGI_0 8 66*afd241e7SCarlo Caione #define IRQ_SEC_SGI_1 9 67*afd241e7SCarlo Caione #define IRQ_SEC_SGI_2 10 68*afd241e7SCarlo Caione #define IRQ_SEC_SGI_3 11 69*afd241e7SCarlo Caione #define IRQ_SEC_SGI_4 12 70*afd241e7SCarlo Caione #define IRQ_SEC_SGI_5 13 71*afd241e7SCarlo Caione #define IRQ_SEC_SGI_6 14 72*afd241e7SCarlo Caione #define IRQ_SEC_SGI_7 15 73*afd241e7SCarlo Caione #define IRQ_SEC_SGI_8 16 74*afd241e7SCarlo Caione 75*afd241e7SCarlo Caione /******************************************************************************* 76*afd241e7SCarlo Caione * UART definitions 77*afd241e7SCarlo Caione ******************************************************************************/ 78*afd241e7SCarlo Caione #define AML_UART0_AO_BASE UL(0xFF803000) 79*afd241e7SCarlo Caione #define AML_UART0_AO_CLK_IN_HZ AML_OSC24M_CLK_IN_HZ 80*afd241e7SCarlo Caione #define AML_UART_BAUDRATE U(115200) 81*afd241e7SCarlo Caione 82*afd241e7SCarlo Caione /******************************************************************************* 83*afd241e7SCarlo Caione * Memory-mapped I/O Registers 84*afd241e7SCarlo Caione ******************************************************************************/ 85*afd241e7SCarlo Caione #define AML_AO_TIMESTAMP_CNTL UL(0xFF8000B4) 86*afd241e7SCarlo Caione 87*afd241e7SCarlo Caione #define AML_SYS_CPU_CFG7 UL(0xFF634664) 88*afd241e7SCarlo Caione 89*afd241e7SCarlo Caione #define AML_AO_RTI_STATUS_REG3 UL(0xFF80001C) 90*afd241e7SCarlo Caione #define AML_AO_RTI_SCP_STAT UL(0xFF80023C) 91*afd241e7SCarlo Caione #define AML_AO_RTI_SCP_READY_OFF U(0x14) 92*afd241e7SCarlo Caione #define AML_A0_RTI_SCP_READY_MASK U(3) 93*afd241e7SCarlo Caione #define AML_AO_RTI_SCP_IS_READY(v) \ 94*afd241e7SCarlo Caione ((((v) >> AML_AO_RTI_SCP_READY_OFF) & \ 95*afd241e7SCarlo Caione AML_A0_RTI_SCP_READY_MASK) == AML_A0_RTI_SCP_READY_MASK) 96*afd241e7SCarlo Caione 97*afd241e7SCarlo Caione #define AML_HIU_MAILBOX_SET_0 UL(0xFF63C404) 98*afd241e7SCarlo Caione #define AML_HIU_MAILBOX_STAT_0 UL(0xFF63C408) 99*afd241e7SCarlo Caione #define AML_HIU_MAILBOX_CLR_0 UL(0xFF63C40C) 100*afd241e7SCarlo Caione #define AML_HIU_MAILBOX_SET_3 UL(0xFF63C428) 101*afd241e7SCarlo Caione #define AML_HIU_MAILBOX_STAT_3 UL(0xFF63C42C) 102*afd241e7SCarlo Caione #define AML_HIU_MAILBOX_CLR_3 UL(0xFF63C430) 103*afd241e7SCarlo Caione 104*afd241e7SCarlo Caione #define AML_SHA_DMA_BASE UL(0xFF63E000) 105*afd241e7SCarlo Caione #define AML_SHA_DMA_DESC (AML_SHA_DMA_BASE + 0x08) 106*afd241e7SCarlo Caione #define AML_SHA_DMA_STATUS (AML_SHA_DMA_BASE + 0x28) 107*afd241e7SCarlo Caione 108*afd241e7SCarlo Caione /******************************************************************************* 109*afd241e7SCarlo Caione * System Monitor Call IDs and arguments 110*afd241e7SCarlo Caione ******************************************************************************/ 111*afd241e7SCarlo Caione #define AML_SM_GET_SHARE_MEM_INPUT_BASE U(0x82000020) 112*afd241e7SCarlo Caione #define AML_SM_GET_SHARE_MEM_OUTPUT_BASE U(0x82000021) 113*afd241e7SCarlo Caione 114*afd241e7SCarlo Caione #define AML_SM_EFUSE_READ U(0x82000030) 115*afd241e7SCarlo Caione #define AML_SM_EFUSE_USER_MAX U(0x82000033) 116*afd241e7SCarlo Caione 117*afd241e7SCarlo Caione #define AML_SM_JTAG_ON U(0x82000040) 118*afd241e7SCarlo Caione #define AML_SM_JTAG_OFF U(0x82000041) 119*afd241e7SCarlo Caione #define AML_SM_GET_CHIP_ID U(0x82000044) 120*afd241e7SCarlo Caione 121*afd241e7SCarlo Caione #define AML_JTAG_STATE_ON U(0) 122*afd241e7SCarlo Caione #define AML_JTAG_STATE_OFF U(1) 123*afd241e7SCarlo Caione 124*afd241e7SCarlo Caione #define AML_JTAG_M3_AO U(0) 125*afd241e7SCarlo Caione #define AML_JTAG_M3_EE U(1) 126*afd241e7SCarlo Caione #define AML_JTAG_A53_AO U(2) 127*afd241e7SCarlo Caione #define AML_JTAG_A53_EE U(3) 128*afd241e7SCarlo Caione 129*afd241e7SCarlo Caione #endif /* AXG_DEF_H */ 130