1*afd241e7SCarlo Caione /* 2*afd241e7SCarlo Caione * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved. 3*afd241e7SCarlo Caione * 4*afd241e7SCarlo Caione * SPDX-License-Identifier: BSD-3-Clause 5*afd241e7SCarlo Caione */ 6*afd241e7SCarlo Caione 7*afd241e7SCarlo Caione #include <assert.h> 8*afd241e7SCarlo Caione #include <common/bl_common.h> 9*afd241e7SCarlo Caione #include <common/interrupt_props.h> 10*afd241e7SCarlo Caione #include <drivers/arm/gicv2.h> 11*afd241e7SCarlo Caione #include <lib/mmio.h> 12*afd241e7SCarlo Caione #include <lib/xlat_tables/xlat_mmu_helpers.h> 13*afd241e7SCarlo Caione #include <plat/common/platform.h> 14*afd241e7SCarlo Caione #include <platform_def.h> 15*afd241e7SCarlo Caione 16*afd241e7SCarlo Caione #include "aml_private.h" 17*afd241e7SCarlo Caione 18*afd241e7SCarlo Caione /* 19*afd241e7SCarlo Caione * Placeholder variables for copying the arguments that have been passed to 20*afd241e7SCarlo Caione * BL31 from BL2. 21*afd241e7SCarlo Caione */ 22*afd241e7SCarlo Caione static entry_point_info_t bl32_image_ep_info; 23*afd241e7SCarlo Caione static entry_point_info_t bl33_image_ep_info; 24*afd241e7SCarlo Caione static image_info_t bl30_image_info; 25*afd241e7SCarlo Caione static image_info_t bl301_image_info; 26*afd241e7SCarlo Caione 27*afd241e7SCarlo Caione /******************************************************************************* 28*afd241e7SCarlo Caione * Return a pointer to the 'entry_point_info' structure of the next image for 29*afd241e7SCarlo Caione * the security state specified. BL33 corresponds to the non-secure image type 30*afd241e7SCarlo Caione * while BL32 corresponds to the secure image type. A NULL pointer is returned 31*afd241e7SCarlo Caione * if the image does not exist. 32*afd241e7SCarlo Caione ******************************************************************************/ 33*afd241e7SCarlo Caione entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 34*afd241e7SCarlo Caione { 35*afd241e7SCarlo Caione entry_point_info_t *next_image_info; 36*afd241e7SCarlo Caione 37*afd241e7SCarlo Caione next_image_info = (type == NON_SECURE) ? 38*afd241e7SCarlo Caione &bl33_image_ep_info : &bl32_image_ep_info; 39*afd241e7SCarlo Caione 40*afd241e7SCarlo Caione /* None of the images can have 0x0 as the entrypoint. */ 41*afd241e7SCarlo Caione if (next_image_info->pc != 0U) 42*afd241e7SCarlo Caione return next_image_info; 43*afd241e7SCarlo Caione 44*afd241e7SCarlo Caione return NULL; 45*afd241e7SCarlo Caione } 46*afd241e7SCarlo Caione 47*afd241e7SCarlo Caione /******************************************************************************* 48*afd241e7SCarlo Caione * Perform any BL31 early platform setup. Here is an opportunity to copy 49*afd241e7SCarlo Caione * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before 50*afd241e7SCarlo Caione * they are lost (potentially). This needs to be done before the MMU is 51*afd241e7SCarlo Caione * initialized so that the memory layout can be used while creating page 52*afd241e7SCarlo Caione * tables. BL2 has flushed this information to memory, so we are guaranteed 53*afd241e7SCarlo Caione * to pick up good data. 54*afd241e7SCarlo Caione ******************************************************************************/ 55*afd241e7SCarlo Caione struct axg_bl31_param { 56*afd241e7SCarlo Caione param_header_t h; 57*afd241e7SCarlo Caione image_info_t *bl31_image_info; 58*afd241e7SCarlo Caione entry_point_info_t *bl32_ep_info; 59*afd241e7SCarlo Caione image_info_t *bl32_image_info; 60*afd241e7SCarlo Caione entry_point_info_t *bl33_ep_info; 61*afd241e7SCarlo Caione image_info_t *bl33_image_info; 62*afd241e7SCarlo Caione image_info_t *scp_image_info[]; 63*afd241e7SCarlo Caione }; 64*afd241e7SCarlo Caione 65*afd241e7SCarlo Caione void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 66*afd241e7SCarlo Caione u_register_t arg2, u_register_t arg3) 67*afd241e7SCarlo Caione { 68*afd241e7SCarlo Caione struct axg_bl31_param *from_bl2; 69*afd241e7SCarlo Caione 70*afd241e7SCarlo Caione /* Initialize the console to provide early debug support */ 71*afd241e7SCarlo Caione aml_console_init(); 72*afd241e7SCarlo Caione 73*afd241e7SCarlo Caione from_bl2 = (struct axg_bl31_param *)arg0; 74*afd241e7SCarlo Caione 75*afd241e7SCarlo Caione /* Check params passed from BL2 are not NULL. */ 76*afd241e7SCarlo Caione assert(from_bl2 != NULL); 77*afd241e7SCarlo Caione assert(from_bl2->h.type == PARAM_BL31); 78*afd241e7SCarlo Caione assert(from_bl2->h.version >= VERSION_1); 79*afd241e7SCarlo Caione 80*afd241e7SCarlo Caione /* 81*afd241e7SCarlo Caione * Copy BL32 and BL33 entry point information. It is stored in Secure 82*afd241e7SCarlo Caione * RAM, in BL2's address space. 83*afd241e7SCarlo Caione */ 84*afd241e7SCarlo Caione bl32_image_ep_info = *from_bl2->bl32_ep_info; 85*afd241e7SCarlo Caione bl33_image_ep_info = *from_bl2->bl33_ep_info; 86*afd241e7SCarlo Caione 87*afd241e7SCarlo Caione if (bl33_image_ep_info.pc == 0U) { 88*afd241e7SCarlo Caione ERROR("BL31: BL33 entrypoint not obtained from BL2\n"); 89*afd241e7SCarlo Caione panic(); 90*afd241e7SCarlo Caione } 91*afd241e7SCarlo Caione 92*afd241e7SCarlo Caione bl30_image_info = *from_bl2->scp_image_info[0]; 93*afd241e7SCarlo Caione bl301_image_info = *from_bl2->scp_image_info[1]; 94*afd241e7SCarlo Caione } 95*afd241e7SCarlo Caione 96*afd241e7SCarlo Caione void bl31_plat_arch_setup(void) 97*afd241e7SCarlo Caione { 98*afd241e7SCarlo Caione aml_setup_page_tables(); 99*afd241e7SCarlo Caione 100*afd241e7SCarlo Caione enable_mmu_el3(0); 101*afd241e7SCarlo Caione } 102*afd241e7SCarlo Caione 103*afd241e7SCarlo Caione static inline bool axg_scp_ready(void) 104*afd241e7SCarlo Caione { 105*afd241e7SCarlo Caione return AML_AO_RTI_SCP_IS_READY(mmio_read_32(AML_AO_RTI_SCP_STAT)); 106*afd241e7SCarlo Caione } 107*afd241e7SCarlo Caione 108*afd241e7SCarlo Caione static inline void axg_scp_boot(void) 109*afd241e7SCarlo Caione { 110*afd241e7SCarlo Caione aml_scpi_upload_scp_fw(bl30_image_info.image_base, 111*afd241e7SCarlo Caione bl30_image_info.image_size, 0); 112*afd241e7SCarlo Caione aml_scpi_upload_scp_fw(bl301_image_info.image_base, 113*afd241e7SCarlo Caione bl301_image_info.image_size, 1); 114*afd241e7SCarlo Caione while (!axg_scp_ready()) 115*afd241e7SCarlo Caione ; 116*afd241e7SCarlo Caione } 117*afd241e7SCarlo Caione 118*afd241e7SCarlo Caione /******************************************************************************* 119*afd241e7SCarlo Caione * GICv2 driver setup information 120*afd241e7SCarlo Caione ******************************************************************************/ 121*afd241e7SCarlo Caione static const interrupt_prop_t axg_interrupt_props[] = { 122*afd241e7SCarlo Caione INTR_PROP_DESC(IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, 123*afd241e7SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 124*afd241e7SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, 125*afd241e7SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 126*afd241e7SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, 127*afd241e7SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 128*afd241e7SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, 129*afd241e7SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 130*afd241e7SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, 131*afd241e7SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 132*afd241e7SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, 133*afd241e7SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 134*afd241e7SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, 135*afd241e7SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 136*afd241e7SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, 137*afd241e7SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 138*afd241e7SCarlo Caione INTR_PROP_DESC(IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, 139*afd241e7SCarlo Caione GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL) 140*afd241e7SCarlo Caione }; 141*afd241e7SCarlo Caione 142*afd241e7SCarlo Caione static const gicv2_driver_data_t axg_gic_data = { 143*afd241e7SCarlo Caione .gicd_base = AML_GICD_BASE, 144*afd241e7SCarlo Caione .gicc_base = AML_GICC_BASE, 145*afd241e7SCarlo Caione .interrupt_props = axg_interrupt_props, 146*afd241e7SCarlo Caione .interrupt_props_num = ARRAY_SIZE(axg_interrupt_props) 147*afd241e7SCarlo Caione }; 148*afd241e7SCarlo Caione 149*afd241e7SCarlo Caione void bl31_platform_setup(void) 150*afd241e7SCarlo Caione { 151*afd241e7SCarlo Caione aml_mhu_secure_init(); 152*afd241e7SCarlo Caione 153*afd241e7SCarlo Caione gicv2_driver_init(&axg_gic_data); 154*afd241e7SCarlo Caione gicv2_distif_init(); 155*afd241e7SCarlo Caione gicv2_pcpu_distif_init(); 156*afd241e7SCarlo Caione gicv2_cpuif_enable(); 157*afd241e7SCarlo Caione 158*afd241e7SCarlo Caione axg_scp_boot(); 159*afd241e7SCarlo Caione } 160