xref: /rk3399_ARM-atf/plat/amd/versal2/scmi.c (revision 095a20a70ce55a08752214fc9eb46bffe4a44a21)
1c97857dbSAmit Nagal /*
2c97857dbSAmit Nagal  * Copyright (c) 2023-2024, Advanced Micro Devices, Inc. All rights reserved.
3c97857dbSAmit Nagal  *
4c97857dbSAmit Nagal  * SPDX-License-Identifier: BSD-3-Clause
5c97857dbSAmit Nagal  */
6c97857dbSAmit Nagal 
7c97857dbSAmit Nagal #include <assert.h>
8c97857dbSAmit Nagal #include <errno.h>
9c97857dbSAmit Nagal #include <inttypes.h>
10c97857dbSAmit Nagal 
11c97857dbSAmit Nagal #include <drivers/scmi-msg.h>
12c97857dbSAmit Nagal #include <drivers/scmi.h>
13c97857dbSAmit Nagal #include <lib/utils_def.h>
14c97857dbSAmit Nagal #include <platform_def.h>
15c97857dbSAmit Nagal #include <scmi.h>
16c97857dbSAmit Nagal 
17c97857dbSAmit Nagal #include "plat_private.h"
18c97857dbSAmit Nagal 
19c97857dbSAmit Nagal #define HIGH (1)
20c97857dbSAmit Nagal #define LOW (0)
21c97857dbSAmit Nagal 
22c97857dbSAmit Nagal struct scmi_clk {
23c97857dbSAmit Nagal 	unsigned long clock_id;
24c97857dbSAmit Nagal 	unsigned long rate;
25c97857dbSAmit Nagal 	const char *name;
26c97857dbSAmit Nagal 	bool enabled;
27c97857dbSAmit Nagal };
28c97857dbSAmit Nagal 
29c97857dbSAmit Nagal #define CLOCK_CELL(_scmi_id, _id, _name, _init_enabled, _rate) \
30c97857dbSAmit Nagal 	[_scmi_id] = { \
31c97857dbSAmit Nagal 		.clock_id = (_id), \
32c97857dbSAmit Nagal 		.name = (_name), \
33c97857dbSAmit Nagal 		.enabled = (_init_enabled), \
34c97857dbSAmit Nagal 		.rate = (_rate), \
35c97857dbSAmit Nagal 	}
36c97857dbSAmit Nagal 
37c97857dbSAmit Nagal static struct scmi_clk scmi0_clock[] = {
38c97857dbSAmit Nagal 	CLOCK_CELL(CLK_GEM0_0, CLK_GEM0_0, "gem0_pclk", true, 100000000),
39c97857dbSAmit Nagal 	CLOCK_CELL(CLK_GEM0_1, CLK_GEM0_1, "gem0_hclk", true, 100000000),
40c97857dbSAmit Nagal 	CLOCK_CELL(CLK_GEM0_2, CLK_GEM0_2, "gem0_tx_clk", true, 125000000),
41c97857dbSAmit Nagal 	CLOCK_CELL(CLK_GEM0_3, CLK_GEM0_3, "gem0_rx_clk", true, 100000000),
42c97857dbSAmit Nagal 	CLOCK_CELL(CLK_GEM0_4, CLK_GEM0_4, "gem0_tsu_clk", true, 100000000),
43c97857dbSAmit Nagal 	CLOCK_CELL(CLK_GEM1_0, CLK_GEM1_0, "gem1_pclk", true, 100000000),
44c97857dbSAmit Nagal 	CLOCK_CELL(CLK_GEM1_1, CLK_GEM1_1, "gem1_hclk", true, 100000000),
45c97857dbSAmit Nagal 	CLOCK_CELL(CLK_GEM1_2, CLK_GEM1_2, "gem1_tx_clk", true, 125000000),
46c97857dbSAmit Nagal 	CLOCK_CELL(CLK_GEM1_3, CLK_GEM1_3, "gem1_rx_clk", true, 100000000),
47c97857dbSAmit Nagal 	CLOCK_CELL(CLK_GEM1_4, CLK_GEM1_4, "gem1_tsu_clk", true, 100000000),
48c97857dbSAmit Nagal 	CLOCK_CELL(CLK_SERIAL0_0, CLK_SERIAL0_0, "uart0_uartclk", true, 100000000),
49c97857dbSAmit Nagal 	CLOCK_CELL(CLK_SERIAL0_1, CLK_SERIAL0_1, "uart0_apb_pclk", true, 100000000),
50c97857dbSAmit Nagal 	CLOCK_CELL(CLK_SERIAL1_0, CLK_SERIAL1_0, "uart1_uartclk", true, 100000000),
51c97857dbSAmit Nagal 	CLOCK_CELL(CLK_SERIAL1_1, CLK_SERIAL1_1, "uart1_apb_pclk", true, 100000000),
52c97857dbSAmit Nagal 	CLOCK_CELL(CLK_UFS0_0, CLK_UFS0_0, "ufs_core_clk", true, 100000000),
53c97857dbSAmit Nagal 	CLOCK_CELL(CLK_UFS0_1, CLK_UFS0_1, "ufs_phy_clk", true, 100000000),
54c97857dbSAmit Nagal 	CLOCK_CELL(CLK_UFS0_2, CLK_UFS0_2, "ufs_ref_pclk", true, 100000000),
55c97857dbSAmit Nagal 	CLOCK_CELL(CLK_USB0_0, CLK_USB0_0, "usb0_bus_clk", true, 100000000),
56c97857dbSAmit Nagal 	CLOCK_CELL(CLK_USB0_1, CLK_USB0_1, "usb0_ref_clk", true, 100000000),
57c97857dbSAmit Nagal 	CLOCK_CELL(CLK_USB0_2, CLK_USB0_2, "usb0_dwc_clk", true, 100000000),
58c97857dbSAmit Nagal 	CLOCK_CELL(CLK_USB1_0, CLK_USB1_0, "usb1_bus_clk", true, 100000000),
59c97857dbSAmit Nagal 	CLOCK_CELL(CLK_USB1_1, CLK_USB1_1, "usb1_ref_clk", true, 100000000),
60c97857dbSAmit Nagal 	CLOCK_CELL(CLK_USB1_2, CLK_USB1_2, "usb1_dwc_clk", true, 100000000),
61c97857dbSAmit Nagal 	CLOCK_CELL(CLK_MMC0_0, CLK_MMC0_0, "mmc0_xin_clk", true, 100000000),
62c97857dbSAmit Nagal 	CLOCK_CELL(CLK_MMC0_1, CLK_MMC0_1, "mmc0_ahb_clk", true, 100000000),
63c97857dbSAmit Nagal 	CLOCK_CELL(CLK_MMC0_2, CLK_MMC0_2, "mmc0_gate_clk", true, 100000000),
64c97857dbSAmit Nagal 	CLOCK_CELL(CLK_MMC1_0, CLK_MMC1_0, "mmc1_xin_clk", true, 100000000),
65c97857dbSAmit Nagal 	CLOCK_CELL(CLK_MMC1_1, CLK_MMC1_1, "mmc1_ahb_clk", true, 100000000),
66c97857dbSAmit Nagal 	CLOCK_CELL(CLK_MMC1_2, CLK_MMC1_2, "mmc1_gate_clk", true, 100000000),
67c97857dbSAmit Nagal 	CLOCK_CELL(CLK_TTC0_0, CLK_TTC0_0, "ttc0_clk", true, 100000000),
68c97857dbSAmit Nagal 	CLOCK_CELL(CLK_TTC1_0, CLK_TTC1_0, "ttc1_clk", true, 100000000),
69c97857dbSAmit Nagal 	CLOCK_CELL(CLK_TTC2_0, CLK_TTC2_0, "ttc2_clk", true, 100000000),
70c97857dbSAmit Nagal 	CLOCK_CELL(CLK_TTC3_0, CLK_TTC3_0, "ttc3_clk", true, 100000000),
71c97857dbSAmit Nagal 	CLOCK_CELL(CLK_TTC4_0, CLK_TTC4_0, "ttc4_clk", true, 100000000),
72c97857dbSAmit Nagal 	CLOCK_CELL(CLK_TTC5_0, CLK_TTC5_0, "ttc5_clk", true, 100000000),
73c97857dbSAmit Nagal 	CLOCK_CELL(CLK_TTC6_0, CLK_TTC6_0, "ttc6_clk", true, 100000000),
74c97857dbSAmit Nagal 	CLOCK_CELL(CLK_TTC7_0, CLK_TTC7_0, "ttc7_clk", true, 100000000),
75c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I2C0_0, CLK_I2C0_0, "i2c0_clk", true, 100000000),
76c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I2C1_0, CLK_I2C1_0, "i2c1_clk", true, 100000000),
77c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I2C2_0, CLK_I2C2_0, "i2c2_clk", true, 100000000),
78c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I2C3_0, CLK_I2C3_0, "i2c3_clk", true, 100000000),
79c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I2C4_0, CLK_I2C4_0, "i2c4_clk", true, 100000000),
80c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I2C5_0, CLK_I2C5_0, "i2c5_clk", true, 100000000),
81c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I2C6_0, CLK_I2C6_0, "i2c6_clk", true, 100000000),
82c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I2C7_0, CLK_I2C7_0, "i2c7_clk", true, 100000000),
83c97857dbSAmit Nagal 	CLOCK_CELL(CLK_OSPI0_0, CLK_OSPI0_0, "ospi0_clk", true, 100000000),
84c97857dbSAmit Nagal 	CLOCK_CELL(CLK_QSPI0_0, CLK_QSPI0_0, "qpsi0_ref_clk", true, 100000000),
85c97857dbSAmit Nagal 	CLOCK_CELL(CLK_QSPI0_1, CLK_QSPI0_1, "qspi0_pclk", true, 100000000),
86c97857dbSAmit Nagal 	CLOCK_CELL(CLK_WWDT0_0, CLK_WWDT0_0, "wwdt0_clk", true, 100000000),
87c97857dbSAmit Nagal 	CLOCK_CELL(CLK_WWDT1_0, CLK_WWDT1_0, "wwdt1_clk", true, 100000000),
88c97857dbSAmit Nagal 	CLOCK_CELL(CLK_WWDT2_0, CLK_WWDT2_0, "wwdt2_clk", true, 100000000),
89c97857dbSAmit Nagal 	CLOCK_CELL(CLK_WWDT3_0, CLK_WWDT3_0, "wwdt3_clk", true, 100000000),
90c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA0_0, CLK_ADMA0_0, "adma0_main_clk", true, 100000000),
91c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA0_1, CLK_ADMA0_1, "adma0_apb_clk", true, 100000000),
92c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA1_0, CLK_ADMA1_0, "adma1_main_clk", true, 100000000),
93c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA1_1, CLK_ADMA1_1, "adma1_apb_clk", true, 100000000),
94c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA2_0, CLK_ADMA2_0, "adma2_main_clk", true, 100000000),
95c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA2_1, CLK_ADMA2_1, "adma2_apb_clk", true, 100000000),
96c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA3_0, CLK_ADMA3_0, "adma3_main_clk", true, 100000000),
97c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA3_1, CLK_ADMA3_1, "adma3_apb_clk", true, 100000000),
98c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA4_0, CLK_ADMA4_0, "adma4_main_clk", true, 100000000),
99c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA4_1, CLK_ADMA4_1, "adma4_apb_clk", true, 100000000),
100c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA5_0, CLK_ADMA5_0, "adma5_main_clk", true, 100000000),
101c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA5_1, CLK_ADMA5_1, "adma5_apb_clk", true, 100000000),
102c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA6_0, CLK_ADMA6_0, "adma6_main_clk", true, 100000000),
103c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA6_1, CLK_ADMA6_1, "adma6_apb_clk", true, 100000000),
104c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA7_0, CLK_ADMA7_0, "adma7_main_clk", true, 100000000),
105c97857dbSAmit Nagal 	CLOCK_CELL(CLK_ADMA7_1, CLK_ADMA7_1, "adma7_apb_clk", true, 100000000),
106c97857dbSAmit Nagal 	CLOCK_CELL(CLK_CAN0_0, CLK_CAN0_0, "can0_can_clk", true, 100000000),
107c97857dbSAmit Nagal 	CLOCK_CELL(CLK_CAN0_1, CLK_CAN0_1, "can0_axi_clk", true, 100000000),
108c97857dbSAmit Nagal 	CLOCK_CELL(CLK_CAN1_0, CLK_CAN1_0, "can1_can_clk", true, 100000000),
109c97857dbSAmit Nagal 	CLOCK_CELL(CLK_CAN1_1, CLK_CAN1_1, "can1_axi_clk", true, 100000000),
110c97857dbSAmit Nagal 	CLOCK_CELL(CLK_CAN2_0, CLK_CAN2_0, "can2_can_clk", true, 100000000),
111c97857dbSAmit Nagal 	CLOCK_CELL(CLK_CAN2_1, CLK_CAN2_1, "can2_axi_clk", true, 100000000),
112c97857dbSAmit Nagal 	CLOCK_CELL(CLK_CAN3_0, CLK_CAN3_0, "can3_can_clk", true, 100000000),
113c97857dbSAmit Nagal 	CLOCK_CELL(CLK_CAN3_1, CLK_CAN3_1, "can3_axi_clk", true, 100000000),
114c97857dbSAmit Nagal 	CLOCK_CELL(CLK_PS_GPIO_0, CLK_PS_GPIO_0, "ps_gpio_clk", true, 100000000),
115c97857dbSAmit Nagal 	CLOCK_CELL(CLK_PMC_GPIO_0, CLK_PMC_GPIO_0, "pmc_gpio_clk", true, 100000000),
116c97857dbSAmit Nagal 	CLOCK_CELL(CLK_SPI0_0, CLK_SPI0_0, "spi0_ref_clk", true, 100000000),
117c97857dbSAmit Nagal 	CLOCK_CELL(CLK_SPI0_1, CLK_SPI0_1, "spi0_pclk", true, 100000000),
118c97857dbSAmit Nagal 	CLOCK_CELL(CLK_SPI1_0, CLK_SPI1_0, "spi1_ref_clk", true, 100000000),
119c97857dbSAmit Nagal 	CLOCK_CELL(CLK_SPI1_1, CLK_SPI1_1, "spi1_pclk", true, 100000000),
120c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I3C0_0, CLK_I3C0_0, "i3c0_clk", true, 100000000),
121c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I3C1_0, CLK_I3C1_0, "i3c1_clk", true, 100000000),
122c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I3C2_0, CLK_I3C2_0, "i3c2_clk", true, 100000000),
123c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I3C3_0, CLK_I3C3_0, "i3c3_clk", true, 100000000),
124c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I3C4_0, CLK_I3C4_0, "i3c4_clk", true, 100000000),
125c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I3C5_0, CLK_I3C5_0, "i3c5_clk", true, 100000000),
126c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I3C6_0, CLK_I3C6_0, "i3c6_clk", true, 100000000),
127c97857dbSAmit Nagal 	CLOCK_CELL(CLK_I3C7_0, CLK_I3C7_0, "i3c7_clk", true, 100000000),
128c97857dbSAmit Nagal };
129c97857dbSAmit Nagal 
130c97857dbSAmit Nagal /*
131c97857dbSAmit Nagal  * struct scmi_reset - Data for the exposed reset controller
132c97857dbSAmit Nagal  * @reset_id: Reset identifier in RCC reset driver
133c97857dbSAmit Nagal  * @name: Reset string ID exposed to agent
134c97857dbSAmit Nagal  */
135c97857dbSAmit Nagal struct scmi_reset {
136c97857dbSAmit Nagal 	unsigned long reset_id;
137c97857dbSAmit Nagal 	const char *name;
138c97857dbSAmit Nagal };
139c97857dbSAmit Nagal 
140c97857dbSAmit Nagal #define RESET_CELL(_scmi_id, _id, _name) \
141c97857dbSAmit Nagal 	[_scmi_id] = { \
142c97857dbSAmit Nagal 		.reset_id = (_id), \
143c97857dbSAmit Nagal 		.name = (_name), \
144c97857dbSAmit Nagal 	}
145c97857dbSAmit Nagal 
146c97857dbSAmit Nagal static struct scmi_reset scmi0_reset[] = {
147c97857dbSAmit Nagal 	RESET_CELL(RESET_GEM0_0, RESET_GEM0_0, "gem0"),
148c97857dbSAmit Nagal 	RESET_CELL(RESET_GEM1_0, RESET_GEM1_0, "gem1"),
149c97857dbSAmit Nagal 	RESET_CELL(RESET_SERIAL0_0, RESET_SERIAL0_0, "serial0"),
150c97857dbSAmit Nagal 	RESET_CELL(RESET_SERIAL1_0, RESET_SERIAL1_0, "serial1"),
151c97857dbSAmit Nagal 	RESET_CELL(RESET_UFS0_0, RESET_UFS0_0, "ufs0"),
152c97857dbSAmit Nagal 	RESET_CELL(RESET_I2C0_0, RESET_I2C0_0, "i2c0"),
153c97857dbSAmit Nagal 	RESET_CELL(RESET_I2C1_0, RESET_I2C1_0, "i2c1"),
154c97857dbSAmit Nagal 	RESET_CELL(RESET_I2C2_0, RESET_I2C2_0, "i2c2"),
155c97857dbSAmit Nagal 	RESET_CELL(RESET_I2C3_0, RESET_I2C3_0, "i2c3"),
156c97857dbSAmit Nagal 	RESET_CELL(RESET_I2C4_0, RESET_I2C4_0, "i2c4"),
157c97857dbSAmit Nagal 	RESET_CELL(RESET_I2C5_0, RESET_I2C5_0, "i2c5"),
158c97857dbSAmit Nagal 	RESET_CELL(RESET_I2C6_0, RESET_I2C6_0, "i2c6"),
159c97857dbSAmit Nagal 	RESET_CELL(RESET_I2C7_0, RESET_I2C7_0, "i2c7"),
160c97857dbSAmit Nagal 	RESET_CELL(RESET_I2C8_0, RESET_I2C8_0, "i2c8"),
161c97857dbSAmit Nagal 	RESET_CELL(RESET_OSPI0_0, RESET_OSPI0_0, "ospi"),
162c97857dbSAmit Nagal 	RESET_CELL(RESET_USB0_0, RESET_USB0_0, "usb0_0"),
163c97857dbSAmit Nagal 	RESET_CELL(RESET_USB0_1, RESET_USB0_1, "usb0_1"),
164c97857dbSAmit Nagal 	RESET_CELL(RESET_USB0_2, RESET_USB0_2, "usb0_2"),
165c97857dbSAmit Nagal 	RESET_CELL(RESET_USB1_0, RESET_USB1_0, "usb1_0"),
166c97857dbSAmit Nagal 	RESET_CELL(RESET_USB1_1, RESET_USB1_1, "usb1_1"),
167c97857dbSAmit Nagal 	RESET_CELL(RESET_USB1_2, RESET_USB1_2, "usb1_2"),
168c97857dbSAmit Nagal 	RESET_CELL(RESET_MMC0_0, RESET_MMC0_0, "mmc0"),
169c97857dbSAmit Nagal 	RESET_CELL(RESET_MMC1_0, RESET_MMC1_0, "mmc1"),
170c97857dbSAmit Nagal 	RESET_CELL(RESET_SPI0_0, RESET_SPI0_0, "spi0"),
171c97857dbSAmit Nagal 	RESET_CELL(RESET_SPI1_0, RESET_SPI1_0, "spi1"),
172c97857dbSAmit Nagal 	RESET_CELL(RESET_QSPI0_0, RESET_QSPI0_0, "qspi"),
173c97857dbSAmit Nagal 	RESET_CELL(RESET_I3C0_0, RESET_I3C0_0, "i3c0"),
174c97857dbSAmit Nagal 	RESET_CELL(RESET_I3C1_0, RESET_I3C1_0, "i3c1"),
175c97857dbSAmit Nagal 	RESET_CELL(RESET_I3C2_0, RESET_I3C2_0, "i3c2"),
176c97857dbSAmit Nagal 	RESET_CELL(RESET_I3C3_0, RESET_I3C3_0, "i3c3"),
177c97857dbSAmit Nagal 	RESET_CELL(RESET_I3C4_0, RESET_I3C4_0, "i3c4"),
178c97857dbSAmit Nagal 	RESET_CELL(RESET_I3C5_0, RESET_I3C5_0, "i3c5"),
179c97857dbSAmit Nagal 	RESET_CELL(RESET_I3C6_0, RESET_I3C6_0, "i3c6"),
180c97857dbSAmit Nagal 	RESET_CELL(RESET_I3C7_0, RESET_I3C7_0, "i3c7"),
181c97857dbSAmit Nagal 	RESET_CELL(RESET_I3C8_0, RESET_I3C8_0, "i3c8"),
182c97857dbSAmit Nagal };
183c97857dbSAmit Nagal 
184*095a20a7SMichal Simek /**
185*095a20a7SMichal Simek  * struct scmi_pd - Data for the exposed power domain controller
186*095a20a7SMichal Simek  * @pd_id: pd identifier in RCC reset driver
187*095a20a7SMichal Simek  * @name: pd string ID exposed to agent
188*095a20a7SMichal Simek  * @state: keep state setting
189*095a20a7SMichal Simek  */
190*095a20a7SMichal Simek struct scmi_pd {
191*095a20a7SMichal Simek 	unsigned long pd_id;
192*095a20a7SMichal Simek 	const char *name;
193*095a20a7SMichal Simek 	unsigned int state;
194*095a20a7SMichal Simek };
195*095a20a7SMichal Simek 
196*095a20a7SMichal Simek #define PD_CELL(_scmi_id, _id, _name, _state) \
197*095a20a7SMichal Simek 	[_scmi_id] = { \
198*095a20a7SMichal Simek 		.pd_id = _id, \
199*095a20a7SMichal Simek 		.name = _name, \
200*095a20a7SMichal Simek 		.state = _state, \
201*095a20a7SMichal Simek 	}
202*095a20a7SMichal Simek 
203*095a20a7SMichal Simek static struct scmi_pd scmi0_pd[] = {
204*095a20a7SMichal Simek 	PD_CELL(PD_USB0, PD_USB0, "usb0", 0),
205*095a20a7SMichal Simek 	PD_CELL(PD_USB1, PD_USB1, "usb1", 0),
206*095a20a7SMichal Simek };
207*095a20a7SMichal Simek 
208c97857dbSAmit Nagal struct scmi_resources {
209c97857dbSAmit Nagal 	struct scmi_clk *clock;
210c97857dbSAmit Nagal 	size_t clock_count;
211c97857dbSAmit Nagal 	struct scmi_reset *reset;
212c97857dbSAmit Nagal 	size_t reset_count;
213*095a20a7SMichal Simek 	struct scmi_pd *pd;
214*095a20a7SMichal Simek 	size_t pd_count;
215c97857dbSAmit Nagal };
216c97857dbSAmit Nagal 
217c97857dbSAmit Nagal static const struct scmi_resources resources[] = {
218c97857dbSAmit Nagal 	[0] = {
219c97857dbSAmit Nagal 		.clock = scmi0_clock,
220c97857dbSAmit Nagal 		.clock_count = ARRAY_SIZE(scmi0_clock),
221c97857dbSAmit Nagal 		.reset = scmi0_reset,
222c97857dbSAmit Nagal 		.reset_count = ARRAY_SIZE(scmi0_reset),
223*095a20a7SMichal Simek 		.pd = scmi0_pd,
224*095a20a7SMichal Simek 		.pd_count = ARRAY_SIZE(scmi0_pd),
225c97857dbSAmit Nagal 	},
226c97857dbSAmit Nagal };
227c97857dbSAmit Nagal 
228c97857dbSAmit Nagal static const struct scmi_resources *find_resource(unsigned int agent_id)
229c97857dbSAmit Nagal {
230c97857dbSAmit Nagal 	assert(agent_id < ARRAY_SIZE(resources));
231c97857dbSAmit Nagal 
232c97857dbSAmit Nagal 	return &resources[agent_id];
233c97857dbSAmit Nagal }
234c97857dbSAmit Nagal 
235c97857dbSAmit Nagal static struct scmi_clk *clk_find(unsigned int agent_id, unsigned int scmi_id)
236c97857dbSAmit Nagal {
237c97857dbSAmit Nagal 	const struct scmi_resources *resource = find_resource(agent_id);
238c97857dbSAmit Nagal 	size_t n = 0U;
239c97857dbSAmit Nagal 	struct scmi_clk *ret = NULL;
240c97857dbSAmit Nagal 
241c97857dbSAmit Nagal 	if (resource != NULL) {
242c97857dbSAmit Nagal 		for (n = 0U; n < resource->clock_count; n++) {
243c97857dbSAmit Nagal 			if (n == scmi_id) {
244c97857dbSAmit Nagal 				ret = &resource->clock[n];
245c97857dbSAmit Nagal 				break;
246c97857dbSAmit Nagal 			}
247c97857dbSAmit Nagal 		}
248c97857dbSAmit Nagal 	}
249c97857dbSAmit Nagal 
250c97857dbSAmit Nagal 	return ret;
251c97857dbSAmit Nagal }
252c97857dbSAmit Nagal 
253c97857dbSAmit Nagal size_t plat_scmi_clock_count(unsigned int agent_id)
254c97857dbSAmit Nagal {
255c97857dbSAmit Nagal 	const struct scmi_resources *resource = find_resource(agent_id);
256c97857dbSAmit Nagal 	size_t ret;
257c97857dbSAmit Nagal 
258c97857dbSAmit Nagal 	if (resource == NULL) {
259c97857dbSAmit Nagal 		ret = 0U;
260c97857dbSAmit Nagal 	} else {
261c97857dbSAmit Nagal 		VERBOSE("SCMI: CLK: %d clocks\n", (unsigned int)resource->clock_count);
262c97857dbSAmit Nagal 
263c97857dbSAmit Nagal 		ret = resource->clock_count;
264c97857dbSAmit Nagal 	}
265c97857dbSAmit Nagal 	return ret;
266c97857dbSAmit Nagal }
267c97857dbSAmit Nagal 
268c97857dbSAmit Nagal const char *plat_scmi_clock_get_name(unsigned int agent_id, unsigned int scmi_id)
269c97857dbSAmit Nagal {
270c97857dbSAmit Nagal 	struct scmi_clk *clock = clk_find(agent_id, scmi_id);
271c97857dbSAmit Nagal 	const char *ret;
272c97857dbSAmit Nagal 
273c97857dbSAmit Nagal 	if (clock == NULL) {
274c97857dbSAmit Nagal 		ret = NULL;
275c97857dbSAmit Nagal 	} else {
276c97857dbSAmit Nagal 		VERBOSE("SCMI: CLK: id: %d, get_name: %s\n", scmi_id, clock->name);
277c97857dbSAmit Nagal 
278c97857dbSAmit Nagal 		ret = clock->name;
279c97857dbSAmit Nagal 	}
280c97857dbSAmit Nagal 	return ret;
281c97857dbSAmit Nagal };
282c97857dbSAmit Nagal 
283c97857dbSAmit Nagal /* Called by Linux */
284c97857dbSAmit Nagal int32_t plat_scmi_clock_rates_array(unsigned int agent_id, unsigned int scmi_id,
285c97857dbSAmit Nagal 				    unsigned long *array, size_t *nb_elts,
286c97857dbSAmit Nagal 				    uint32_t start_idx)
287c97857dbSAmit Nagal {
288c97857dbSAmit Nagal 	struct scmi_clk *clock = clk_find(agent_id, scmi_id);
289c97857dbSAmit Nagal 
290c97857dbSAmit Nagal 	if (clock == NULL) {
291c97857dbSAmit Nagal 		return SCMI_NOT_FOUND;
292c97857dbSAmit Nagal 	}
293c97857dbSAmit Nagal 
294c97857dbSAmit Nagal 	if (start_idx > 0) {
295c97857dbSAmit Nagal 		return SCMI_OUT_OF_RANGE;
296c97857dbSAmit Nagal 	}
297c97857dbSAmit Nagal 
298c97857dbSAmit Nagal 	if (array == NULL) {
299c97857dbSAmit Nagal 		*nb_elts = 1U;
300c97857dbSAmit Nagal 	} else if (*nb_elts == 1U) {
301c97857dbSAmit Nagal 		*array = clock->rate;
302c97857dbSAmit Nagal 		VERBOSE("SCMI: CLK: id: %d, clk_name: %s, get_rate %lu\n",
303c97857dbSAmit Nagal 		     scmi_id, clock->name, *array);
304c97857dbSAmit Nagal 	} else {
305c97857dbSAmit Nagal 		return SCMI_GENERIC_ERROR;
306c97857dbSAmit Nagal 	}
307c97857dbSAmit Nagal 
308c97857dbSAmit Nagal 	return SCMI_SUCCESS;
309c97857dbSAmit Nagal }
310c97857dbSAmit Nagal 
311c97857dbSAmit Nagal unsigned long plat_scmi_clock_get_rate(unsigned int agent_id, unsigned int scmi_id)
312c97857dbSAmit Nagal {
313c97857dbSAmit Nagal 	struct scmi_clk *clock = clk_find(agent_id, scmi_id);
314c97857dbSAmit Nagal 	unsigned long ret;
315c97857dbSAmit Nagal 
316c97857dbSAmit Nagal 	if ((clock == NULL)) {
317c97857dbSAmit Nagal 		ret = SCMI_NOT_FOUND;
318c97857dbSAmit Nagal 	} else {
319c97857dbSAmit Nagal 		VERBOSE("SCMI: CLK: id: %d, get_rate: %lu\n", scmi_id, clock->rate);
320c97857dbSAmit Nagal 		ret = clock->rate;
321c97857dbSAmit Nagal 	}
322c97857dbSAmit Nagal 	return ret;
323c97857dbSAmit Nagal }
324c97857dbSAmit Nagal 
325c97857dbSAmit Nagal int32_t plat_scmi_clock_set_rate(unsigned int agent_id, unsigned int scmi_id,
326c97857dbSAmit Nagal 				 unsigned long rate)
327c97857dbSAmit Nagal {
328c97857dbSAmit Nagal 	struct scmi_clk *clock = clk_find(agent_id, scmi_id);
329c97857dbSAmit Nagal 	unsigned long ret = UL(SCMI_SUCCESS);
330c97857dbSAmit Nagal 
331c97857dbSAmit Nagal 	if ((clock == NULL)) {
332c97857dbSAmit Nagal 		ret = SCMI_NOT_FOUND;
333c97857dbSAmit Nagal 	} else {
334c97857dbSAmit Nagal 		VERBOSE("SCMI: CLK: id: %d, set_rate: %lu\n", scmi_id, rate);
335c97857dbSAmit Nagal 		clock->rate = rate;
336c97857dbSAmit Nagal 	}
337c97857dbSAmit Nagal 	return ret;
338c97857dbSAmit Nagal }
339c97857dbSAmit Nagal 
340c97857dbSAmit Nagal int32_t plat_scmi_clock_get_state(unsigned int agent_id, unsigned int scmi_id)
341c97857dbSAmit Nagal {
342c97857dbSAmit Nagal 	struct scmi_clk *clock = clk_find(agent_id, scmi_id);
343c97857dbSAmit Nagal 	int32_t ret;
344c97857dbSAmit Nagal 
345c97857dbSAmit Nagal 	if ((clock == NULL)) {
346c97857dbSAmit Nagal 		ret = SCMI_NOT_FOUND;
347c97857dbSAmit Nagal 	} else {
348c97857dbSAmit Nagal 		VERBOSE("SCMI: CLK: id: %d, get_state: %d\n", scmi_id, clock->enabled);
349c97857dbSAmit Nagal 
350c97857dbSAmit Nagal 		if (clock->enabled) {
351c97857dbSAmit Nagal 			ret = HIGH;
352c97857dbSAmit Nagal 		} else {
353c97857dbSAmit Nagal 			ret = LOW;
354c97857dbSAmit Nagal 		}
355c97857dbSAmit Nagal 	}
356c97857dbSAmit Nagal 	return ret;
357c97857dbSAmit Nagal }
358c97857dbSAmit Nagal 
359c97857dbSAmit Nagal int32_t plat_scmi_clock_set_state(unsigned int agent_id, unsigned int scmi_id,
360c97857dbSAmit Nagal 				  bool enable_not_disable)
361c97857dbSAmit Nagal {
362c97857dbSAmit Nagal 	struct scmi_clk *clock = clk_find(agent_id, scmi_id);
363c97857dbSAmit Nagal 	int32_t ret;
364c97857dbSAmit Nagal 
365c97857dbSAmit Nagal 	if (clock == NULL) {
366c97857dbSAmit Nagal 		ret = SCMI_NOT_FOUND;
367c97857dbSAmit Nagal 	} else {
368c97857dbSAmit Nagal 		if (enable_not_disable) {
369c97857dbSAmit Nagal 			if (!clock->enabled) {
370c97857dbSAmit Nagal 				VERBOSE("SCMI: clock: %u enable\n", scmi_id);
371c97857dbSAmit Nagal 				clock->enabled = true;
372c97857dbSAmit Nagal 			}
373c97857dbSAmit Nagal 		} else {
374c97857dbSAmit Nagal 			if (clock->enabled) {
375c97857dbSAmit Nagal 				VERBOSE("SCMI: clock: %u disable\n", scmi_id);
376c97857dbSAmit Nagal 				clock->enabled = false;
377c97857dbSAmit Nagal 			}
378c97857dbSAmit Nagal 		}
379c97857dbSAmit Nagal 
380c97857dbSAmit Nagal 		VERBOSE("SCMI: CLK: id: %d, set_state: %d\n", scmi_id, clock->enabled);
381c97857dbSAmit Nagal 
382c97857dbSAmit Nagal 		ret = SCMI_SUCCESS;
383c97857dbSAmit Nagal 	}
384c97857dbSAmit Nagal 
385c97857dbSAmit Nagal 	return ret;
386c97857dbSAmit Nagal }
387c97857dbSAmit Nagal 
388c97857dbSAmit Nagal 
389c97857dbSAmit Nagal /*
390c97857dbSAmit Nagal  * Platform SCMI reset domains
391c97857dbSAmit Nagal  */
392c97857dbSAmit Nagal static struct scmi_reset *find_reset(unsigned int agent_id,
393c97857dbSAmit Nagal 					 unsigned int scmi_id)
394c97857dbSAmit Nagal {
395c97857dbSAmit Nagal 	const struct scmi_resources *resource = find_resource(agent_id);
396c97857dbSAmit Nagal 	size_t n;
397c97857dbSAmit Nagal 
398c97857dbSAmit Nagal 	if (resource != NULL) {
399c97857dbSAmit Nagal 		for (n = 0U; n < resource->reset_count; n++) {
400c97857dbSAmit Nagal 			if (n == scmi_id) {
401c97857dbSAmit Nagal 				return &resource->reset[n];
402c97857dbSAmit Nagal 			}
403c97857dbSAmit Nagal 		}
404c97857dbSAmit Nagal 	}
405c97857dbSAmit Nagal 
406c97857dbSAmit Nagal 	return NULL;
407c97857dbSAmit Nagal }
408c97857dbSAmit Nagal 
409c97857dbSAmit Nagal const char *plat_scmi_rstd_get_name(unsigned int agent_id, unsigned int scmi_id)
410c97857dbSAmit Nagal {
411c97857dbSAmit Nagal 	const struct scmi_reset *reset = find_reset(agent_id, scmi_id);
412c97857dbSAmit Nagal 
413c97857dbSAmit Nagal 	if (reset == NULL) {
414c97857dbSAmit Nagal 		return NULL;
415c97857dbSAmit Nagal 	}
416c97857dbSAmit Nagal 
417c97857dbSAmit Nagal 	return reset->name;
418c97857dbSAmit Nagal }
419c97857dbSAmit Nagal 
420c97857dbSAmit Nagal size_t plat_scmi_rstd_count(unsigned int agent_id)
421c97857dbSAmit Nagal {
422c97857dbSAmit Nagal 	const struct scmi_resources *resource = find_resource(agent_id);
423c97857dbSAmit Nagal 
424c97857dbSAmit Nagal 	if (resource == NULL) {
425c97857dbSAmit Nagal 		return 0U;
426c97857dbSAmit Nagal 	}
427c97857dbSAmit Nagal 
428c97857dbSAmit Nagal 	return resource->reset_count;
429c97857dbSAmit Nagal }
430c97857dbSAmit Nagal 
431c97857dbSAmit Nagal int32_t plat_scmi_rstd_autonomous(unsigned int agent_id, unsigned int scmi_id,
432c97857dbSAmit Nagal 				uint32_t state)
433c97857dbSAmit Nagal {
434c97857dbSAmit Nagal 	const struct scmi_reset *reset = find_reset(agent_id, scmi_id);
435c97857dbSAmit Nagal 
436c97857dbSAmit Nagal 	if (reset == NULL) {
437c97857dbSAmit Nagal 		return SCMI_NOT_FOUND;
438c97857dbSAmit Nagal 	}
439c97857dbSAmit Nagal 
440c97857dbSAmit Nagal 	/* Supports only reset with context loss */
441c97857dbSAmit Nagal 	if (state != 0U) {
442c97857dbSAmit Nagal 		return SCMI_NOT_SUPPORTED;
443c97857dbSAmit Nagal 	}
444c97857dbSAmit Nagal 
445c97857dbSAmit Nagal 	NOTICE("SCMI reset on ID %lu/%s\n",
446c97857dbSAmit Nagal 	       reset->reset_id, plat_scmi_rstd_get_name(agent_id, scmi_id));
447c97857dbSAmit Nagal 
448c97857dbSAmit Nagal 	return SCMI_SUCCESS;
449c97857dbSAmit Nagal }
450c97857dbSAmit Nagal 
451c97857dbSAmit Nagal int32_t plat_scmi_rstd_set_state(unsigned int agent_id, unsigned int scmi_id,
452c97857dbSAmit Nagal 				 bool assert_not_deassert)
453c97857dbSAmit Nagal {
454c97857dbSAmit Nagal 	const struct scmi_reset *reset = find_reset(agent_id, scmi_id);
455c97857dbSAmit Nagal 
456c97857dbSAmit Nagal 	if (reset == NULL) {
457c97857dbSAmit Nagal 		return SCMI_NOT_FOUND;
458c97857dbSAmit Nagal 	}
459c97857dbSAmit Nagal 
460c97857dbSAmit Nagal 	if (assert_not_deassert) {
461c97857dbSAmit Nagal 		NOTICE("SCMI reset %lu/%s set\n",
462c97857dbSAmit Nagal 		       reset->reset_id, plat_scmi_rstd_get_name(agent_id, scmi_id));
463c97857dbSAmit Nagal 	} else {
464c97857dbSAmit Nagal 		NOTICE("SCMI reset %lu/%s release\n",
465c97857dbSAmit Nagal 		       reset->reset_id, plat_scmi_rstd_get_name(agent_id, scmi_id));
466c97857dbSAmit Nagal 	}
467c97857dbSAmit Nagal 
468c97857dbSAmit Nagal 	return SCMI_SUCCESS;
469c97857dbSAmit Nagal }
470c97857dbSAmit Nagal 
471*095a20a7SMichal Simek /*
472*095a20a7SMichal Simek  * Platform SCMI reset domains
473*095a20a7SMichal Simek  */
474*095a20a7SMichal Simek static struct scmi_pd *find_pd(unsigned int agent_id, unsigned int pd_id)
475*095a20a7SMichal Simek {
476*095a20a7SMichal Simek 	const struct scmi_resources *resource = find_resource(agent_id);
477*095a20a7SMichal Simek 	size_t n;
478*095a20a7SMichal Simek 
479*095a20a7SMichal Simek 	if (resource != NULL) {
480*095a20a7SMichal Simek 		for (n = 0U; n < resource->pd_count; n++) {
481*095a20a7SMichal Simek 			if (n == pd_id) {
482*095a20a7SMichal Simek 				return &resource->pd[n];
483*095a20a7SMichal Simek 			}
484*095a20a7SMichal Simek 		}
485*095a20a7SMichal Simek 	}
486*095a20a7SMichal Simek 
487*095a20a7SMichal Simek 	return NULL;
488*095a20a7SMichal Simek }
489*095a20a7SMichal Simek 
490*095a20a7SMichal Simek size_t plat_scmi_pd_count(unsigned int agent_id)
491*095a20a7SMichal Simek {
492*095a20a7SMichal Simek 	const struct scmi_resources *resource = find_resource(agent_id);
493*095a20a7SMichal Simek 	size_t ret;
494*095a20a7SMichal Simek 
495*095a20a7SMichal Simek 	if (resource == NULL) {
496*095a20a7SMichal Simek 		ret = 0U;
497*095a20a7SMichal Simek 	} else {
498*095a20a7SMichal Simek 		ret = resource->pd_count;
499*095a20a7SMichal Simek 
500*095a20a7SMichal Simek 		NOTICE("SCMI: PD: %d\n", (unsigned int)ret);
501*095a20a7SMichal Simek 	}
502*095a20a7SMichal Simek 	return ret;
503*095a20a7SMichal Simek }
504*095a20a7SMichal Simek 
505*095a20a7SMichal Simek const char *plat_scmi_pd_get_name(unsigned int agent_id, unsigned int pd_id)
506*095a20a7SMichal Simek {
507*095a20a7SMichal Simek 	const struct scmi_pd *pd = find_pd(agent_id, pd_id);
508*095a20a7SMichal Simek 
509*095a20a7SMichal Simek 	if (pd == NULL) {
510*095a20a7SMichal Simek 		return NULL;
511*095a20a7SMichal Simek 	}
512*095a20a7SMichal Simek 
513*095a20a7SMichal Simek 	return pd->name;
514*095a20a7SMichal Simek }
515*095a20a7SMichal Simek 
516*095a20a7SMichal Simek unsigned int plat_scmi_pd_statistics(unsigned int agent_id, unsigned long *pd_id)
517*095a20a7SMichal Simek {
518*095a20a7SMichal Simek 	return 0U;
519*095a20a7SMichal Simek }
520*095a20a7SMichal Simek 
521*095a20a7SMichal Simek unsigned int plat_scmi_pd_get_attributes(unsigned int agent_id, unsigned int pd_id)
522*095a20a7SMichal Simek {
523*095a20a7SMichal Simek 	return 0U;
524*095a20a7SMichal Simek }
525*095a20a7SMichal Simek 
526*095a20a7SMichal Simek unsigned int plat_scmi_pd_get_state(unsigned int agent_id, unsigned int pd_id)
527*095a20a7SMichal Simek {
528*095a20a7SMichal Simek 	const struct scmi_pd *pd = find_pd(agent_id, pd_id);
529*095a20a7SMichal Simek 
530*095a20a7SMichal Simek 	if (pd == NULL) {
531*095a20a7SMichal Simek 		return SCMI_NOT_SUPPORTED;
532*095a20a7SMichal Simek 	}
533*095a20a7SMichal Simek 
534*095a20a7SMichal Simek 	NOTICE("SCMI: PD: get id: %d, state: %x\n", pd_id, pd->state);
535*095a20a7SMichal Simek 
536*095a20a7SMichal Simek 	return pd->state;
537*095a20a7SMichal Simek }
538*095a20a7SMichal Simek 
539*095a20a7SMichal Simek int32_t plat_scmi_pd_set_state(unsigned int agent_id, unsigned int flags, unsigned int pd_id,
540*095a20a7SMichal Simek 			       unsigned int state)
541*095a20a7SMichal Simek {
542*095a20a7SMichal Simek 	struct scmi_pd *pd = find_pd(agent_id, pd_id);
543*095a20a7SMichal Simek 
544*095a20a7SMichal Simek 	if (pd == NULL) {
545*095a20a7SMichal Simek 		return SCMI_NOT_SUPPORTED;
546*095a20a7SMichal Simek 	}
547*095a20a7SMichal Simek 
548*095a20a7SMichal Simek 	NOTICE("SCMI: PD: set id: %d, orig state: %x, new state: %x,  flags: %x\n",
549*095a20a7SMichal Simek 	       pd_id, pd->state, state, flags);
550*095a20a7SMichal Simek 
551*095a20a7SMichal Simek 	pd->state = state;
552*095a20a7SMichal Simek 
553*095a20a7SMichal Simek 	return 0U;
554*095a20a7SMichal Simek }
555*095a20a7SMichal Simek 
556*095a20a7SMichal Simek 
557c97857dbSAmit Nagal /* Currently only one channel is supported. Expectation is that channel 0 is used by NS SW */
558c97857dbSAmit Nagal static struct scmi_msg_channel scmi_channel[] = {
559c97857dbSAmit Nagal 	[0] = {
560c97857dbSAmit Nagal 		.shm_addr = SMT_BUFFER_BASE,
561c97857dbSAmit Nagal 		.shm_size = SMT_BUF_SLOT_SIZE,
562c97857dbSAmit Nagal 	},
563c97857dbSAmit Nagal };
564c97857dbSAmit Nagal 
565c97857dbSAmit Nagal struct scmi_msg_channel *plat_scmi_get_channel(unsigned int agent_id)
566c97857dbSAmit Nagal {
567c97857dbSAmit Nagal 	assert(agent_id < ARRAY_SIZE(scmi_channel));
568c97857dbSAmit Nagal 
569c97857dbSAmit Nagal 	VERBOSE("%d: SCMI asking for channel\n", agent_id);
570c97857dbSAmit Nagal 
571c97857dbSAmit Nagal 	/* Just in case that code is reused */
572c97857dbSAmit Nagal 	return &scmi_channel[agent_id];
573c97857dbSAmit Nagal }
574c97857dbSAmit Nagal 
575c97857dbSAmit Nagal /* Base protocol implementations */
576c97857dbSAmit Nagal const char *plat_scmi_vendor_name(void)
577c97857dbSAmit Nagal {
578c97857dbSAmit Nagal 	return SCMI_VENDOR;
579c97857dbSAmit Nagal }
580c97857dbSAmit Nagal 
581c97857dbSAmit Nagal const char *plat_scmi_sub_vendor_name(void)
582c97857dbSAmit Nagal {
583c97857dbSAmit Nagal 	return SCMI_PRODUCT;
584c97857dbSAmit Nagal }
585c97857dbSAmit Nagal 
586c97857dbSAmit Nagal /* Currently supporting Clocks and Reset Domains */
587c97857dbSAmit Nagal static const uint8_t plat_protocol_list[] = {
588c97857dbSAmit Nagal 	SCMI_PROTOCOL_ID_BASE,
589c97857dbSAmit Nagal 	SCMI_PROTOCOL_ID_CLOCK,
590c97857dbSAmit Nagal 	SCMI_PROTOCOL_ID_RESET_DOMAIN,
591*095a20a7SMichal Simek 	SCMI_PROTOCOL_ID_POWER_DOMAIN,
592*095a20a7SMichal Simek 	/* SCMI_PROTOCOL_ID_SENSOR, */
593c97857dbSAmit Nagal 	0U /* Null termination */
594c97857dbSAmit Nagal };
595c97857dbSAmit Nagal 
596c97857dbSAmit Nagal size_t plat_scmi_protocol_count(void)
597c97857dbSAmit Nagal {
598c97857dbSAmit Nagal 	const size_t count = ARRAY_SIZE(plat_protocol_list) - 1U;
599c97857dbSAmit Nagal 
600c97857dbSAmit Nagal 	VERBOSE("SCMI: Protocol count: %d\n", (int32_t)count);
601c97857dbSAmit Nagal 
602c97857dbSAmit Nagal 	return count;
603c97857dbSAmit Nagal }
604c97857dbSAmit Nagal 
605c97857dbSAmit Nagal const uint8_t *plat_scmi_protocol_list(unsigned int agent_id __unused)
606c97857dbSAmit Nagal {
607c97857dbSAmit Nagal 	return plat_protocol_list;
608c97857dbSAmit Nagal }
609c97857dbSAmit Nagal 
610c97857dbSAmit Nagal void init_scmi_server(void)
611c97857dbSAmit Nagal {
612c97857dbSAmit Nagal 	size_t i;
613c97857dbSAmit Nagal 	int32_t ret;
614c97857dbSAmit Nagal 
615c97857dbSAmit Nagal 	for (i = 0U; i < ARRAY_SIZE(scmi_channel); i++)
616c97857dbSAmit Nagal 		scmi_smt_init_agent_channel(&scmi_channel[i]);
617c97857dbSAmit Nagal 
618c97857dbSAmit Nagal 	INFO("SCMI: Server initialized\n");
619c97857dbSAmit Nagal 
620c97857dbSAmit Nagal 	if (platform_id == QEMU) {
621c97857dbSAmit Nagal 		/* default setting is for QEMU */
622c97857dbSAmit Nagal 	} else if (platform_id == SPP) {
623c97857dbSAmit Nagal 		for (i = 0U; i < ARRAY_SIZE(scmi0_clock); i++) {
624c97857dbSAmit Nagal 
625c97857dbSAmit Nagal 			/* Keep i2c on 100MHz to calculate rates properly */
626c97857dbSAmit Nagal 			if (i >= CLK_I2C0_0 && i <= CLK_I2C7_0)
627c97857dbSAmit Nagal 				continue;
628c97857dbSAmit Nagal 			/*
629c97857dbSAmit Nagal 			 * SPP supports multiple versions.
630c97857dbSAmit Nagal 			 * The cpu_clock value is set to corresponding SPP
631c97857dbSAmit Nagal 			 * version in early platform setup, resuse the same
632c97857dbSAmit Nagal 			 * value here.
633c97857dbSAmit Nagal 			 */
634c97857dbSAmit Nagal 			ret = plat_scmi_clock_set_rate(0, i, cpu_clock);
635c97857dbSAmit Nagal 			if (ret < 0) {
636c97857dbSAmit Nagal 				NOTICE("Failed to set clock rate for SPP scmi_id=%ld\n", i);
637c97857dbSAmit Nagal 			}
638c97857dbSAmit Nagal 		}
639c97857dbSAmit Nagal 	} else {
640c97857dbSAmit Nagal 		 /* Making MISRA C 2012 15.7 compliant */
641c97857dbSAmit Nagal 	}
642c97857dbSAmit Nagal }
643