xref: /rk3399_ARM-atf/plat/amd/versal2/plat_psci.c (revision c97857dba2588ce44dd1d9907797f9f4e952fea7)
1*c97857dbSAmit Nagal /*
2*c97857dbSAmit Nagal  * Copyright (c) 2018-2020, Arm Limited and Contributors. All rights reserved.
3*c97857dbSAmit Nagal  * Copyright (c) 2021-2022, Xilinx, Inc. All rights reserved.
4*c97857dbSAmit Nagal  * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved.
5*c97857dbSAmit Nagal  *
6*c97857dbSAmit Nagal  * SPDX-License-Identifier: BSD-3-Clause
7*c97857dbSAmit Nagal  */
8*c97857dbSAmit Nagal 
9*c97857dbSAmit Nagal #include <assert.h>
10*c97857dbSAmit Nagal 
11*c97857dbSAmit Nagal #include <common/debug.h>
12*c97857dbSAmit Nagal #include <common/runtime_svc.h>
13*c97857dbSAmit Nagal #include <lib/mmio.h>
14*c97857dbSAmit Nagal #include <lib/psci/psci.h>
15*c97857dbSAmit Nagal #include <plat/arm/common/plat_arm.h>
16*c97857dbSAmit Nagal #include <plat/common/platform.h>
17*c97857dbSAmit Nagal #include <plat_arm.h>
18*c97857dbSAmit Nagal 
19*c97857dbSAmit Nagal #include <plat_private.h>
20*c97857dbSAmit Nagal #include <pm_defs.h>
21*c97857dbSAmit Nagal 
22*c97857dbSAmit Nagal #define PM_RET_ERROR_NOFEATURE U(19)
23*c97857dbSAmit Nagal #define ALWAYSTRUE true
24*c97857dbSAmit Nagal 
25*c97857dbSAmit Nagal static uintptr_t _sec_entry;
26*c97857dbSAmit Nagal 
27*c97857dbSAmit Nagal static void zynqmp_cpu_standby(plat_local_state_t cpu_state)
28*c97857dbSAmit Nagal {
29*c97857dbSAmit Nagal 	dsb();
30*c97857dbSAmit Nagal 	wfi();
31*c97857dbSAmit Nagal }
32*c97857dbSAmit Nagal 
33*c97857dbSAmit Nagal #define MPIDR_MT_BIT	(24)
34*c97857dbSAmit Nagal 
35*c97857dbSAmit Nagal static int32_t zynqmp_nopmu_pwr_domain_on(u_register_t mpidr)
36*c97857dbSAmit Nagal {
37*c97857dbSAmit Nagal 	uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr) & ~BIT(MPIDR_MT_BIT);
38*c97857dbSAmit Nagal 	uint32_t cpu = cpu_id % PLATFORM_CORE_COUNT_PER_CLUSTER;
39*c97857dbSAmit Nagal 	uint32_t cluster = cpu_id / PLATFORM_CORE_COUNT_PER_CLUSTER;
40*c97857dbSAmit Nagal 	uintptr_t apu_cluster_base = 0, apu_pcli_base, apu_pcli_cluster = 0;
41*c97857dbSAmit Nagal 	uintptr_t rst_apu_cluster = PSX_CRF + RST_APU0_OFFSET + ((uint64_t)cluster * 0x4U);
42*c97857dbSAmit Nagal 
43*c97857dbSAmit Nagal 	VERBOSE("%s: mpidr: 0x%lx, cpuid: %x, cpu: %x, cluster: %x\n",
44*c97857dbSAmit Nagal 		__func__, mpidr, cpu_id, cpu, cluster);
45*c97857dbSAmit Nagal 
46*c97857dbSAmit Nagal 	if (cpu_id == -1) {
47*c97857dbSAmit Nagal 		return PSCI_E_INTERN_FAIL;
48*c97857dbSAmit Nagal 	}
49*c97857dbSAmit Nagal 
50*c97857dbSAmit Nagal 	if (cluster > 3) {
51*c97857dbSAmit Nagal 		panic();
52*c97857dbSAmit Nagal 	}
53*c97857dbSAmit Nagal 
54*c97857dbSAmit Nagal 	apu_pcli_cluster = APU_PCLI + APU_PCLI_CLUSTER_OFFSET + ((uint64_t)cluster * APU_PCLI_CLUSTER_STEP);
55*c97857dbSAmit Nagal 	apu_cluster_base = APU_CLUSTER0 + ((uint64_t)cluster * APU_CLUSTER_STEP);
56*c97857dbSAmit Nagal 
57*c97857dbSAmit Nagal 	/* Enable clock */
58*c97857dbSAmit Nagal 	mmio_setbits_32(PSX_CRF + ACPU0_CLK_CTRL + ((uint64_t)cluster * 0x4U), ACPU_CLK_CTRL_CLKACT);
59*c97857dbSAmit Nagal 
60*c97857dbSAmit Nagal 	/* Enable cluster states */
61*c97857dbSAmit Nagal 	mmio_setbits_32(apu_pcli_cluster + PCLI_PSTATE_OFFSET, PCLI_PSTATE_VAL_SET);
62*c97857dbSAmit Nagal 	mmio_setbits_32(apu_pcli_cluster + PCLI_PREQ_OFFSET, PREQ_CHANGE_REQUEST);
63*c97857dbSAmit Nagal 
64*c97857dbSAmit Nagal 	/* assert core reset */
65*c97857dbSAmit Nagal 	mmio_setbits_32(rst_apu_cluster, ((RST_APU_COLD_RESET|RST_APU_WARN_RESET) << cpu));
66*c97857dbSAmit Nagal 
67*c97857dbSAmit Nagal 	/* program RVBAR */
68*c97857dbSAmit Nagal 	mmio_write_32(apu_cluster_base + APU_RVBAR_L_0 + (cpu << 3),
69*c97857dbSAmit Nagal 		      (uint32_t)_sec_entry);
70*c97857dbSAmit Nagal 	mmio_write_32(apu_cluster_base + APU_RVBAR_H_0 + (cpu << 3),
71*c97857dbSAmit Nagal 		      _sec_entry >> 32);
72*c97857dbSAmit Nagal 
73*c97857dbSAmit Nagal 	/* de-assert core reset */
74*c97857dbSAmit Nagal 	mmio_clrbits_32(rst_apu_cluster, ((RST_APU_COLD_RESET|RST_APU_WARN_RESET) << cpu));
75*c97857dbSAmit Nagal 
76*c97857dbSAmit Nagal 	/* clear cluster resets */
77*c97857dbSAmit Nagal 	mmio_clrbits_32(rst_apu_cluster, RST_APU_CLUSTER_WARM_RESET);
78*c97857dbSAmit Nagal 	mmio_clrbits_32(rst_apu_cluster, RST_APU_CLUSTER_COLD_RESET);
79*c97857dbSAmit Nagal 
80*c97857dbSAmit Nagal 	apu_pcli_base = APU_PCLI + (APU_PCLI_CPU_STEP * cpu) +
81*c97857dbSAmit Nagal 			(APU_PCLI_CLUSTER_CPU_STEP * cluster);
82*c97857dbSAmit Nagal 
83*c97857dbSAmit Nagal 	mmio_write_32(apu_pcli_base + PCLI_PSTATE_OFFSET, PCLI_PSTATE_VAL_CLEAR);
84*c97857dbSAmit Nagal 	mmio_write_32(apu_pcli_base + PCLI_PREQ_OFFSET, PREQ_CHANGE_REQUEST);
85*c97857dbSAmit Nagal 
86*c97857dbSAmit Nagal 	return PSCI_E_SUCCESS;
87*c97857dbSAmit Nagal }
88*c97857dbSAmit Nagal 
89*c97857dbSAmit Nagal static void zynqmp_nopmu_pwr_domain_off(const psci_power_state_t *target_state)
90*c97857dbSAmit Nagal {
91*c97857dbSAmit Nagal 	plat_gic_cpuif_disable();
92*c97857dbSAmit Nagal }
93*c97857dbSAmit Nagal 
94*c97857dbSAmit Nagal static void __dead2 zynqmp_nopmu_system_reset(void)
95*c97857dbSAmit Nagal {
96*c97857dbSAmit Nagal 	while (ALWAYSTRUE) {
97*c97857dbSAmit Nagal 		wfi();
98*c97857dbSAmit Nagal 	}
99*c97857dbSAmit Nagal }
100*c97857dbSAmit Nagal 
101*c97857dbSAmit Nagal static int32_t zynqmp_validate_ns_entrypoint(uint64_t ns_entrypoint)
102*c97857dbSAmit Nagal {
103*c97857dbSAmit Nagal 	VERBOSE("Validate ns_entry point %lx\n", ns_entrypoint);
104*c97857dbSAmit Nagal 
105*c97857dbSAmit Nagal 	if ((ns_entrypoint) != 0U) {
106*c97857dbSAmit Nagal 		return PSCI_E_SUCCESS;
107*c97857dbSAmit Nagal 	} else {
108*c97857dbSAmit Nagal 		return PSCI_E_INVALID_ADDRESS;
109*c97857dbSAmit Nagal 	}
110*c97857dbSAmit Nagal }
111*c97857dbSAmit Nagal 
112*c97857dbSAmit Nagal static void zynqmp_pwr_domain_on_finish(const psci_power_state_t *target_state)
113*c97857dbSAmit Nagal {
114*c97857dbSAmit Nagal 	plat_gic_pcpu_init();
115*c97857dbSAmit Nagal 	plat_gic_cpuif_enable();
116*c97857dbSAmit Nagal }
117*c97857dbSAmit Nagal 
118*c97857dbSAmit Nagal static void __dead2 zynqmp_system_off(void)
119*c97857dbSAmit Nagal {
120*c97857dbSAmit Nagal 	while (ALWAYSTRUE) {
121*c97857dbSAmit Nagal 		wfi();
122*c97857dbSAmit Nagal 	}
123*c97857dbSAmit Nagal }
124*c97857dbSAmit Nagal 
125*c97857dbSAmit Nagal static int32_t zynqmp_validate_power_state(uint32_t power_state, psci_power_state_t *req_state)
126*c97857dbSAmit Nagal {
127*c97857dbSAmit Nagal 	return PSCI_E_SUCCESS;
128*c97857dbSAmit Nagal }
129*c97857dbSAmit Nagal 
130*c97857dbSAmit Nagal static const struct plat_psci_ops _nopmc_psci_ops = {
131*c97857dbSAmit Nagal 	.cpu_standby			= zynqmp_cpu_standby,
132*c97857dbSAmit Nagal 	.pwr_domain_on			= zynqmp_nopmu_pwr_domain_on,
133*c97857dbSAmit Nagal 	.pwr_domain_off			= zynqmp_nopmu_pwr_domain_off,
134*c97857dbSAmit Nagal 	.system_reset			= zynqmp_nopmu_system_reset,
135*c97857dbSAmit Nagal 	.validate_ns_entrypoint		= zynqmp_validate_ns_entrypoint,
136*c97857dbSAmit Nagal 	.pwr_domain_on_finish		= zynqmp_pwr_domain_on_finish,
137*c97857dbSAmit Nagal 	.system_off			= zynqmp_system_off,
138*c97857dbSAmit Nagal 	.validate_power_state		= zynqmp_validate_power_state,
139*c97857dbSAmit Nagal };
140*c97857dbSAmit Nagal 
141*c97857dbSAmit Nagal /*******************************************************************************
142*c97857dbSAmit Nagal  * Export the platform specific power ops.
143*c97857dbSAmit Nagal  ******************************************************************************/
144*c97857dbSAmit Nagal int32_t plat_setup_psci_ops(uintptr_t sec_entrypoint,
145*c97857dbSAmit Nagal 			    const struct plat_psci_ops **psci_ops)
146*c97857dbSAmit Nagal {
147*c97857dbSAmit Nagal 	_sec_entry = sec_entrypoint;
148*c97857dbSAmit Nagal 
149*c97857dbSAmit Nagal 	VERBOSE("Setting up entry point %lx\n", _sec_entry);
150*c97857dbSAmit Nagal 
151*c97857dbSAmit Nagal 	*psci_ops = &_nopmc_psci_ops;
152*c97857dbSAmit Nagal 
153*c97857dbSAmit Nagal 	return 0;
154*c97857dbSAmit Nagal }
155*c97857dbSAmit Nagal 
156*c97857dbSAmit Nagal int sip_svc_setup_init(void)
157*c97857dbSAmit Nagal {
158*c97857dbSAmit Nagal 	return 0;
159*c97857dbSAmit Nagal }
160*c97857dbSAmit Nagal 
161*c97857dbSAmit Nagal static int32_t no_pm_ioctl(uint32_t device_id, uint32_t ioctl_id,
162*c97857dbSAmit Nagal 			   uint32_t arg1, uint32_t arg2)
163*c97857dbSAmit Nagal {
164*c97857dbSAmit Nagal 	VERBOSE("%s: ioctl_id: %x, arg1: %x\n", __func__, ioctl_id, arg1);
165*c97857dbSAmit Nagal 	if (ioctl_id == IOCTL_OSPI_MUX_SELECT) {
166*c97857dbSAmit Nagal 		mmio_write_32(SLCR_OSPI_QSPI_IOU_AXI_MUX_SEL, arg1);
167*c97857dbSAmit Nagal 		return 0;
168*c97857dbSAmit Nagal 	}
169*c97857dbSAmit Nagal 	return PM_RET_ERROR_NOFEATURE;
170*c97857dbSAmit Nagal }
171*c97857dbSAmit Nagal 
172*c97857dbSAmit Nagal static uint64_t no_pm_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, uint64_t x3,
173*c97857dbSAmit Nagal 			      uint64_t x4, void *cookie, void *handle, uint64_t flags)
174*c97857dbSAmit Nagal {
175*c97857dbSAmit Nagal 	int32_t ret;
176*c97857dbSAmit Nagal 	uint32_t arg[4], api_id;
177*c97857dbSAmit Nagal 
178*c97857dbSAmit Nagal 	arg[0] = (uint32_t)x1;
179*c97857dbSAmit Nagal 	arg[1] = (uint32_t)(x1 >> 32);
180*c97857dbSAmit Nagal 	arg[2] = (uint32_t)x2;
181*c97857dbSAmit Nagal 	arg[3] = (uint32_t)(x2 >> 32);
182*c97857dbSAmit Nagal 
183*c97857dbSAmit Nagal 	api_id = smc_fid & FUNCID_NUM_MASK;
184*c97857dbSAmit Nagal 	VERBOSE("%s: smc_fid: %x, api_id=0x%x\n", __func__, smc_fid, api_id);
185*c97857dbSAmit Nagal 
186*c97857dbSAmit Nagal 	switch (api_id) {
187*c97857dbSAmit Nagal 	case PM_IOCTL:
188*c97857dbSAmit Nagal 	{
189*c97857dbSAmit Nagal 		ret = no_pm_ioctl(arg[0], arg[1], arg[2], arg[3]);
190*c97857dbSAmit Nagal 		SMC_RET1(handle, (uint64_t)ret);
191*c97857dbSAmit Nagal 	}
192*c97857dbSAmit Nagal 	case PM_GET_CHIPID:
193*c97857dbSAmit Nagal 	{
194*c97857dbSAmit Nagal 		uint32_t idcode, version;
195*c97857dbSAmit Nagal 
196*c97857dbSAmit Nagal 		idcode  = mmio_read_32(PMC_TAP);
197*c97857dbSAmit Nagal 		version = mmio_read_32(PMC_TAP_VERSION);
198*c97857dbSAmit Nagal 		SMC_RET2(handle, ((uint64_t)idcode << 32), version);
199*c97857dbSAmit Nagal 	}
200*c97857dbSAmit Nagal 	default:
201*c97857dbSAmit Nagal 		WARN("Unimplemented PM Service Call: 0x%x\n", smc_fid);
202*c97857dbSAmit Nagal 		SMC_RET1(handle, SMC_UNK);
203*c97857dbSAmit Nagal 	}
204*c97857dbSAmit Nagal }
205*c97857dbSAmit Nagal 
206*c97857dbSAmit Nagal uint64_t smc_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, uint64_t x3, uint64_t x4,
207*c97857dbSAmit Nagal 		     void *cookie, void *handle, uint64_t flags)
208*c97857dbSAmit Nagal {
209*c97857dbSAmit Nagal 	return no_pm_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
210*c97857dbSAmit Nagal }
211