xref: /rk3399_ARM-atf/plat/amd/versal2/plat_psci.c (revision bc11248abbcd05704bc88bc9c2dcfad32c2c232f)
1c97857dbSAmit Nagal /*
2c97857dbSAmit Nagal  * Copyright (c) 2018-2020, Arm Limited and Contributors. All rights reserved.
3c97857dbSAmit Nagal  * Copyright (c) 2021-2022, Xilinx, Inc. All rights reserved.
4414cf08bSSenthil Nathan Thangaraj  * Copyright (c) 2022-2025, Advanced Micro Devices, Inc. All rights reserved.
5c97857dbSAmit Nagal  *
6c97857dbSAmit Nagal  * SPDX-License-Identifier: BSD-3-Clause
7c97857dbSAmit Nagal  */
8c97857dbSAmit Nagal 
9c97857dbSAmit Nagal #include <assert.h>
10c97857dbSAmit Nagal 
11c97857dbSAmit Nagal #include <common/debug.h>
12c97857dbSAmit Nagal #include <common/runtime_svc.h>
13c97857dbSAmit Nagal #include <lib/mmio.h>
14c97857dbSAmit Nagal #include <lib/psci/psci.h>
15c97857dbSAmit Nagal #include <plat/arm/common/plat_arm.h>
16c97857dbSAmit Nagal #include <plat/common/platform.h>
17c97857dbSAmit Nagal #include <plat_arm.h>
18c97857dbSAmit Nagal 
19c97857dbSAmit Nagal #include <plat_private.h>
20c97857dbSAmit Nagal #include <pm_defs.h>
21c97857dbSAmit Nagal 
22c97857dbSAmit Nagal #define ALWAYSTRUE true
23a1473626SMaheedhar Bollapalli #define LINEAR_MODE BIT(1)
24c97857dbSAmit Nagal 
25c97857dbSAmit Nagal static uintptr_t _sec_entry;
26c97857dbSAmit Nagal 
zynqmp_cpu_standby(plat_local_state_t cpu_state)27c97857dbSAmit Nagal static void zynqmp_cpu_standby(plat_local_state_t cpu_state)
28c97857dbSAmit Nagal {
29c97857dbSAmit Nagal 	dsb();
30c97857dbSAmit Nagal 	wfi();
31c97857dbSAmit Nagal }
32c97857dbSAmit Nagal 
33c97857dbSAmit Nagal #define MPIDR_MT_BIT	(24)
34c97857dbSAmit Nagal 
zynqmp_nopmu_pwr_domain_on(u_register_t mpidr)35c97857dbSAmit Nagal static int32_t zynqmp_nopmu_pwr_domain_on(u_register_t mpidr)
36c97857dbSAmit Nagal {
37fbc415d2SMaheedhar Bollapalli 	int32_t cpu_id = plat_core_pos_by_mpidr(mpidr) & ~BIT(MPIDR_MT_BIT);
38fbc415d2SMaheedhar Bollapalli 	int32_t cpu = cpu_id % PLATFORM_CORE_COUNT_PER_CLUSTER;
39fbc415d2SMaheedhar Bollapalli 	int32_t cluster = cpu_id / PLATFORM_CORE_COUNT_PER_CLUSTER;
40c97857dbSAmit Nagal 	uintptr_t apu_cluster_base = 0, apu_pcli_base, apu_pcli_cluster = 0;
41c97857dbSAmit Nagal 	uintptr_t rst_apu_cluster = PSX_CRF + RST_APU0_OFFSET + ((uint64_t)cluster * 0x4U);
42fb2fdcd9SMaheedhar Bollapalli 	int32_t ret = PSCI_E_SUCCESS;
43c97857dbSAmit Nagal 
44c97857dbSAmit Nagal 	VERBOSE("%s: mpidr: 0x%lx, cpuid: %x, cpu: %x, cluster: %x\n",
45c97857dbSAmit Nagal 		__func__, mpidr, cpu_id, cpu, cluster);
46c97857dbSAmit Nagal 
47c97857dbSAmit Nagal 	if (cpu_id == -1) {
48fb2fdcd9SMaheedhar Bollapalli 		ret = PSCI_E_INTERN_FAIL;
49fb2fdcd9SMaheedhar Bollapalli 		goto exit_label;
50c97857dbSAmit Nagal 	}
51c97857dbSAmit Nagal 
52fbc415d2SMaheedhar Bollapalli 	if (cluster > 3U) {
53c97857dbSAmit Nagal 		panic();
54c97857dbSAmit Nagal 	}
55c97857dbSAmit Nagal 
56c97857dbSAmit Nagal 	apu_pcli_cluster = APU_PCLI + APU_PCLI_CLUSTER_OFFSET + ((uint64_t)cluster * APU_PCLI_CLUSTER_STEP);
57c97857dbSAmit Nagal 	apu_cluster_base = APU_CLUSTER0 + ((uint64_t)cluster * APU_CLUSTER_STEP);
58c97857dbSAmit Nagal 
59c97857dbSAmit Nagal 	/* Enable clock */
60c97857dbSAmit Nagal 	mmio_setbits_32(PSX_CRF + ACPU0_CLK_CTRL + ((uint64_t)cluster * 0x4U), ACPU_CLK_CTRL_CLKACT);
61c97857dbSAmit Nagal 
62c97857dbSAmit Nagal 	/* Enable cluster states */
63c97857dbSAmit Nagal 	mmio_setbits_32(apu_pcli_cluster + PCLI_PSTATE_OFFSET, PCLI_PSTATE_VAL_SET);
64c97857dbSAmit Nagal 	mmio_setbits_32(apu_pcli_cluster + PCLI_PREQ_OFFSET, PREQ_CHANGE_REQUEST);
65c97857dbSAmit Nagal 
66c97857dbSAmit Nagal 	/* assert core reset */
67c97857dbSAmit Nagal 	mmio_setbits_32(rst_apu_cluster, ((RST_APU_COLD_RESET|RST_APU_WARN_RESET) << cpu));
68c97857dbSAmit Nagal 
69c97857dbSAmit Nagal 	/* program RVBAR */
70c97857dbSAmit Nagal 	mmio_write_32(apu_cluster_base + APU_RVBAR_L_0 + (cpu << 3),
71c97857dbSAmit Nagal 		      (uint32_t)_sec_entry);
72c97857dbSAmit Nagal 	mmio_write_32(apu_cluster_base + APU_RVBAR_H_0 + (cpu << 3),
7307be78d5SMaheedhar Bollapalli 		      (uint32_t)(_sec_entry >> 32));
74c97857dbSAmit Nagal 
75c97857dbSAmit Nagal 	/* de-assert core reset */
76c97857dbSAmit Nagal 	mmio_clrbits_32(rst_apu_cluster, ((RST_APU_COLD_RESET|RST_APU_WARN_RESET) << cpu));
77c97857dbSAmit Nagal 
78c97857dbSAmit Nagal 	/* clear cluster resets */
79c97857dbSAmit Nagal 	mmio_clrbits_32(rst_apu_cluster, RST_APU_CLUSTER_WARM_RESET);
80c97857dbSAmit Nagal 	mmio_clrbits_32(rst_apu_cluster, RST_APU_CLUSTER_COLD_RESET);
81c97857dbSAmit Nagal 
82c97857dbSAmit Nagal 	apu_pcli_base = APU_PCLI + (APU_PCLI_CPU_STEP * cpu) +
83c97857dbSAmit Nagal 			(APU_PCLI_CLUSTER_CPU_STEP * cluster);
84c97857dbSAmit Nagal 
85c97857dbSAmit Nagal 	mmio_write_32(apu_pcli_base + PCLI_PSTATE_OFFSET, PCLI_PSTATE_VAL_CLEAR);
86c97857dbSAmit Nagal 	mmio_write_32(apu_pcli_base + PCLI_PREQ_OFFSET, PREQ_CHANGE_REQUEST);
87c97857dbSAmit Nagal 
88fb2fdcd9SMaheedhar Bollapalli exit_label:
89fb2fdcd9SMaheedhar Bollapalli 	return ret;
90c97857dbSAmit Nagal }
91c97857dbSAmit Nagal 
zynqmp_nopmu_pwr_domain_off(const psci_power_state_t * target_state)92c97857dbSAmit Nagal static void zynqmp_nopmu_pwr_domain_off(const psci_power_state_t *target_state)
93c97857dbSAmit Nagal {
94c97857dbSAmit Nagal 	plat_gic_cpuif_disable();
95c97857dbSAmit Nagal }
96c97857dbSAmit Nagal 
zynqmp_nopmu_system_reset(void)97c97857dbSAmit Nagal static void __dead2 zynqmp_nopmu_system_reset(void)
98c97857dbSAmit Nagal {
99c97857dbSAmit Nagal 	while (ALWAYSTRUE) {
100c97857dbSAmit Nagal 		wfi();
101c97857dbSAmit Nagal 	}
102c97857dbSAmit Nagal }
103c97857dbSAmit Nagal 
zynqmp_validate_ns_entrypoint(uint64_t ns_entrypoint)104c97857dbSAmit Nagal static int32_t zynqmp_validate_ns_entrypoint(uint64_t ns_entrypoint)
105c97857dbSAmit Nagal {
106fb2fdcd9SMaheedhar Bollapalli 	int32_t ret = PSCI_E_INVALID_ADDRESS;
107fb2fdcd9SMaheedhar Bollapalli 
108c97857dbSAmit Nagal 	VERBOSE("Validate ns_entry point %lx\n", ns_entrypoint);
109c97857dbSAmit Nagal 
110c97857dbSAmit Nagal 	if ((ns_entrypoint) != 0U) {
111fb2fdcd9SMaheedhar Bollapalli 		ret = PSCI_E_SUCCESS;
112c97857dbSAmit Nagal 	}
113fb2fdcd9SMaheedhar Bollapalli 
114fb2fdcd9SMaheedhar Bollapalli 	return ret;
115c97857dbSAmit Nagal }
116c97857dbSAmit Nagal 
zynqmp_pwr_domain_on_finish(const psci_power_state_t * target_state)117c97857dbSAmit Nagal static void zynqmp_pwr_domain_on_finish(const psci_power_state_t *target_state)
118c97857dbSAmit Nagal {
119c97857dbSAmit Nagal 	plat_gic_pcpu_init();
120c97857dbSAmit Nagal 	plat_gic_cpuif_enable();
121c97857dbSAmit Nagal }
122c97857dbSAmit Nagal 
zynqmp_system_off(void)123c97857dbSAmit Nagal static void __dead2 zynqmp_system_off(void)
124c97857dbSAmit Nagal {
125c97857dbSAmit Nagal 	while (ALWAYSTRUE) {
126c97857dbSAmit Nagal 		wfi();
127c97857dbSAmit Nagal 	}
128c97857dbSAmit Nagal }
129c97857dbSAmit Nagal 
zynqmp_validate_power_state(uint32_t power_state,psci_power_state_t * req_state)130c97857dbSAmit Nagal static int32_t zynqmp_validate_power_state(uint32_t power_state, psci_power_state_t *req_state)
131c97857dbSAmit Nagal {
132c97857dbSAmit Nagal 	return PSCI_E_SUCCESS;
133c97857dbSAmit Nagal }
134c97857dbSAmit Nagal 
135c97857dbSAmit Nagal static const struct plat_psci_ops _nopmc_psci_ops = {
136c97857dbSAmit Nagal 	.cpu_standby			= zynqmp_cpu_standby,
137c97857dbSAmit Nagal 	.pwr_domain_on			= zynqmp_nopmu_pwr_domain_on,
138c97857dbSAmit Nagal 	.pwr_domain_off			= zynqmp_nopmu_pwr_domain_off,
139c97857dbSAmit Nagal 	.system_reset			= zynqmp_nopmu_system_reset,
140c97857dbSAmit Nagal 	.validate_ns_entrypoint		= zynqmp_validate_ns_entrypoint,
141c97857dbSAmit Nagal 	.pwr_domain_on_finish		= zynqmp_pwr_domain_on_finish,
142c97857dbSAmit Nagal 	.system_off			= zynqmp_system_off,
143c97857dbSAmit Nagal 	.validate_power_state		= zynqmp_validate_power_state,
144c97857dbSAmit Nagal };
145c97857dbSAmit Nagal 
146c97857dbSAmit Nagal /*******************************************************************************
147c97857dbSAmit Nagal  * Export the platform specific power ops.
148c97857dbSAmit Nagal  ******************************************************************************/
plat_setup_psci_ops(uintptr_t sec_entrypoint,const struct plat_psci_ops ** psci_ops)149c97857dbSAmit Nagal int32_t plat_setup_psci_ops(uintptr_t sec_entrypoint,
150c97857dbSAmit Nagal 			    const struct plat_psci_ops **psci_ops)
151c97857dbSAmit Nagal {
152c97857dbSAmit Nagal 	_sec_entry = sec_entrypoint;
153c97857dbSAmit Nagal 
154c97857dbSAmit Nagal 	VERBOSE("Setting up entry point %lx\n", _sec_entry);
155c97857dbSAmit Nagal 
156c97857dbSAmit Nagal 	*psci_ops = &_nopmc_psci_ops;
157c97857dbSAmit Nagal 
158c97857dbSAmit Nagal 	return 0;
159c97857dbSAmit Nagal }
160c97857dbSAmit Nagal 
sip_svc_setup_init(void)161c97857dbSAmit Nagal int sip_svc_setup_init(void)
162c97857dbSAmit Nagal {
163c97857dbSAmit Nagal 	return 0;
164c97857dbSAmit Nagal }
165c97857dbSAmit Nagal 
no_pm_ioctl(uint32_t device_id,uint32_t ioctl_id,uint32_t arg1,uint32_t arg2)166c97857dbSAmit Nagal static int32_t no_pm_ioctl(uint32_t device_id, uint32_t ioctl_id,
167c97857dbSAmit Nagal 			   uint32_t arg1, uint32_t arg2)
168c97857dbSAmit Nagal {
169b9c20e5dSAmit Nagal 	int32_t ret = 0;
170c97857dbSAmit Nagal 	VERBOSE("%s: ioctl_id: %x, arg1: %x\n", __func__, ioctl_id, arg1);
171b9c20e5dSAmit Nagal 
172b9c20e5dSAmit Nagal 	switch (ioctl_id) {
173b9c20e5dSAmit Nagal 	case IOCTL_OSPI_MUX_SELECT:
174a1473626SMaheedhar Bollapalli 		if ((arg1 == 0) || (arg1 == 1)) {
175a1473626SMaheedhar Bollapalli 			mmio_clrsetbits_32(SLCR_OSPI_QSPI_IOU_AXI_MUX_SEL, LINEAR_MODE,
176a1473626SMaheedhar Bollapalli 					(arg1 ? LINEAR_MODE : 0));
177a1473626SMaheedhar Bollapalli 		} else {
178a1473626SMaheedhar Bollapalli 			ret = PM_RET_ERROR_ARGS;
179a1473626SMaheedhar Bollapalli 		}
180b9c20e5dSAmit Nagal 		break;
181b9c20e5dSAmit Nagal 	case IOCTL_UFS_TXRX_CFGRDY_GET:
182b9c20e5dSAmit Nagal 		ret = (int32_t) mmio_read_32(PMXC_IOU_SLCR_TX_RX_CONFIG_RDY);
183b9c20e5dSAmit Nagal 		break;
184b9c20e5dSAmit Nagal 	case IOCTL_UFS_SRAM_CSR_SEL:
185fbc415d2SMaheedhar Bollapalli 		if (arg1 == 1U) {
186b9c20e5dSAmit Nagal 			ret = (int32_t) mmio_read_32(PMXC_IOU_SLCR_SRAM_CSR);
187fbc415d2SMaheedhar Bollapalli 		} else if (arg1 == 0U) {
188b9c20e5dSAmit Nagal 			mmio_write_32(PMXC_IOU_SLCR_SRAM_CSR, arg2);
189c97857dbSAmit Nagal 		}
190b9c20e5dSAmit Nagal 		break;
191282bce19SMaheedhar Bollapalli 	case IOCTL_USB_SET_STATE:
192282bce19SMaheedhar Bollapalli 		break;
193b9c20e5dSAmit Nagal 	default:
194*2993166dSDevanshi Chauhan Alpeshbhai 		ret = PM_RET_ERROR_IOCTL_NOT_SUPPORTED;
195b9c20e5dSAmit Nagal 		break;
196b9c20e5dSAmit Nagal 	}
197b9c20e5dSAmit Nagal 
198b9c20e5dSAmit Nagal 	return ret;
199c97857dbSAmit Nagal }
200c97857dbSAmit Nagal 
no_pm_handler(uint32_t smc_fid,uint64_t x1,uint64_t x2,uint64_t x3,uint64_t x4,const void * cookie,void * handle,uint64_t flags)201c97857dbSAmit Nagal static uint64_t no_pm_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, uint64_t x3,
202414cf08bSSenthil Nathan Thangaraj 			      uint64_t x4, const void *cookie, void *handle, uint64_t flags)
203c97857dbSAmit Nagal {
204c97857dbSAmit Nagal 	int32_t ret;
205c97857dbSAmit Nagal 	uint32_t arg[4], api_id;
206c97857dbSAmit Nagal 
207c97857dbSAmit Nagal 	arg[0] = (uint32_t)x1;
208c97857dbSAmit Nagal 	arg[1] = (uint32_t)(x1 >> 32);
209c97857dbSAmit Nagal 	arg[2] = (uint32_t)x2;
210c97857dbSAmit Nagal 	arg[3] = (uint32_t)(x2 >> 32);
211c97857dbSAmit Nagal 
212c97857dbSAmit Nagal 	api_id = smc_fid & FUNCID_NUM_MASK;
213c97857dbSAmit Nagal 	VERBOSE("%s: smc_fid: %x, api_id=0x%x\n", __func__, smc_fid, api_id);
214c97857dbSAmit Nagal 
215c97857dbSAmit Nagal 	switch (api_id) {
216c97857dbSAmit Nagal 	case PM_IOCTL:
217c97857dbSAmit Nagal 	{
218c97857dbSAmit Nagal 		ret = no_pm_ioctl(arg[0], arg[1], arg[2], arg[3]);
219b9c20e5dSAmit Nagal 		/* Firmware driver expects return code in upper 32 bits and
220b9c20e5dSAmit Nagal 		 * status in lower 32 bits.
221b9c20e5dSAmit Nagal 		 * status is always SUCCESS(0) for mmio low level register
222b9c20e5dSAmit Nagal 		 * r/w calls and return value is the value returned from
223b9c20e5dSAmit Nagal 		 * no_pm_ioctl
224b9c20e5dSAmit Nagal 		 */
225b9c20e5dSAmit Nagal 		SMC_RET1(handle, ((uint64_t)ret << 32));
226c97857dbSAmit Nagal 	}
227c97857dbSAmit Nagal 	case PM_GET_CHIPID:
228c97857dbSAmit Nagal 	{
229ca39fd46SMaheedhar Bollapalli 		uint32_t idcode, version_type;
230c97857dbSAmit Nagal 
231c97857dbSAmit Nagal 		idcode  = mmio_read_32(PMC_TAP);
232ca39fd46SMaheedhar Bollapalli 		version_type = mmio_read_32(PMC_TAP_VERSION);
233ca39fd46SMaheedhar Bollapalli 		SMC_RET2(handle, ((uint64_t)idcode << 32), version_type);
234c97857dbSAmit Nagal 	}
235c97857dbSAmit Nagal 	default:
236c97857dbSAmit Nagal 		WARN("Unimplemented PM Service Call: 0x%x\n", smc_fid);
237c97857dbSAmit Nagal 		SMC_RET1(handle, SMC_UNK);
238c97857dbSAmit Nagal 	}
239c97857dbSAmit Nagal }
240c97857dbSAmit Nagal 
smc_handler(uint32_t smc_fid,uint64_t x1,uint64_t x2,uint64_t x3,uint64_t x4,const void * cookie,void * handle,uint64_t flags)241c97857dbSAmit Nagal uint64_t smc_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, uint64_t x3, uint64_t x4,
242414cf08bSSenthil Nathan Thangaraj 		     const void *cookie, void *handle, uint64_t flags)
243c97857dbSAmit Nagal {
244c97857dbSAmit Nagal 	return no_pm_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
245c97857dbSAmit Nagal }
246