1c97857dbSAmit Nagal /* 2c97857dbSAmit Nagal * Copyright (c) 2022, Arm Limited and Contributors. All rights reserved. 3c97857dbSAmit Nagal * Copyright (c) 2021-2022, Xilinx, Inc. All rights reserved. 4c97857dbSAmit Nagal * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved. 5c97857dbSAmit Nagal * 6c97857dbSAmit Nagal * SPDX-License-Identifier: BSD-3-Clause 7c97857dbSAmit Nagal */ 8c97857dbSAmit Nagal 9c97857dbSAmit Nagal #ifndef DEF_H 10c97857dbSAmit Nagal #define DEF_H 11c97857dbSAmit Nagal 12c97857dbSAmit Nagal #include <plat/arm/common/smccc_def.h> 13c97857dbSAmit Nagal #include <plat/common/common_def.h> 14c97857dbSAmit Nagal 15c97857dbSAmit Nagal #define MAX_INTR_EL3 2 16c97857dbSAmit Nagal 17c97857dbSAmit Nagal /* List all consoles */ 18c97857dbSAmit Nagal #define CONSOLE_ID_pl011 U(1) 19c97857dbSAmit Nagal #define CONSOLE_ID_pl011_0 U(1) 20c97857dbSAmit Nagal #define CONSOLE_ID_pl011_1 U(2) 21c97857dbSAmit Nagal #define CONSOLE_ID_dcc U(3) 22c97857dbSAmit Nagal 23c97857dbSAmit Nagal #define CONSOLE_IS(con) (CONSOLE_ID_ ## con == CONSOLE) 24c97857dbSAmit Nagal 25c97857dbSAmit Nagal /* List all platforms */ 26c97857dbSAmit Nagal #define SILICON U(0) 27c97857dbSAmit Nagal #define SPP U(1) 28c97857dbSAmit Nagal #define EMU U(2) 29c97857dbSAmit Nagal #define QEMU U(3) 30c97857dbSAmit Nagal #define SPP_MMD U(5) 31c97857dbSAmit Nagal #define EMU_MMD U(6) 32c97857dbSAmit Nagal #define QEMU_COSIM U(7) 33c97857dbSAmit Nagal 34c97857dbSAmit Nagal /* For platform detection */ 35c97857dbSAmit Nagal #define PMC_TAP U(0xF11A0000) 36c97857dbSAmit Nagal #define PMC_TAP_VERSION (PMC_TAP + 0x4U) 37c97857dbSAmit Nagal # define PLATFORM_MASK GENMASK(27U, 24U) 38c97857dbSAmit Nagal # define PLATFORM_VERSION_MASK GENMASK(31U, 28U) 39c97857dbSAmit Nagal 40c97857dbSAmit Nagal /* Global timer reset */ 41c97857dbSAmit Nagal #define PSX_CRF U(0xEC200000) 42c97857dbSAmit Nagal #define ACPU0_CLK_CTRL U(0x10C) 43c97857dbSAmit Nagal #define ACPU_CLK_CTRL_CLKACT BIT(25) 44c97857dbSAmit Nagal 45c97857dbSAmit Nagal #define RST_APU0_OFFSET U(0x300) 46c97857dbSAmit Nagal #define RST_APU_COLD_RESET BIT(0) 47c97857dbSAmit Nagal #define RST_APU_WARN_RESET BIT(4) 48c97857dbSAmit Nagal #define RST_APU_CLUSTER_COLD_RESET BIT(8) 49c97857dbSAmit Nagal #define RST_APU_CLUSTER_WARM_RESET BIT(9) 50c97857dbSAmit Nagal 51c97857dbSAmit Nagal #define PSX_CRF_RST_TIMESTAMP_OFFSET U(0x33C) 52c97857dbSAmit Nagal 53c97857dbSAmit Nagal #define APU_PCLI (0xECB10000ULL) 54c97857dbSAmit Nagal #define APU_PCLI_CPU_STEP (0x30ULL) 55c97857dbSAmit Nagal #define APU_PCLI_CLUSTER_CPU_STEP (4ULL * APU_PCLI_CPU_STEP) 56c97857dbSAmit Nagal #define APU_PCLI_CLUSTER_OFFSET U(0x8000) 57c97857dbSAmit Nagal #define APU_PCLI_CLUSTER_STEP U(0x1000) 58c97857dbSAmit Nagal #define PCLI_PREQ_OFFSET U(0x4) 59c97857dbSAmit Nagal #define PREQ_CHANGE_REQUEST BIT(0) 60c97857dbSAmit Nagal #define PCLI_PSTATE_OFFSET U(0x8) 61c97857dbSAmit Nagal #define PCLI_PSTATE_VAL_SET U(0x48) 62c97857dbSAmit Nagal #define PCLI_PSTATE_VAL_CLEAR U(0x38) 63c97857dbSAmit Nagal 64c97857dbSAmit Nagal /* Firmware Image Package */ 65c97857dbSAmit Nagal #define PRIMARY_CPU U(0) 66c97857dbSAmit Nagal 67c97857dbSAmit Nagal #define CORE_0_ISR_WAKE_OFFSET (0x00000020ULL) 68c97857dbSAmit Nagal #define APU_PCIL_CORE_X_ISR_WAKE_REG(cpu_id) (APU_PCLI + (CORE_0_ISR_WAKE_OFFSET + \ 69c97857dbSAmit Nagal (APU_PCLI_CPU_STEP * (cpu_id)))) 70c97857dbSAmit Nagal #define APU_PCIL_CORE_X_ISR_WAKE_MASK (0x00000001U) 71c97857dbSAmit Nagal #define CORE_0_IEN_WAKE_OFFSET (0x00000028ULL) 72c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IEN_WAKE_REG(cpu_id) (APU_PCLI + (CORE_0_IEN_WAKE_OFFSET + \ 73c97857dbSAmit Nagal (APU_PCLI_CPU_STEP * (cpu_id)))) 74c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IEN_WAKE_MASK (0x00000001U) 75c97857dbSAmit Nagal #define CORE_0_IDS_WAKE_OFFSET (0x0000002CULL) 76c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IDS_WAKE_REG(cpu_id) (APU_PCLI + (CORE_0_IDS_WAKE_OFFSET + \ 77c97857dbSAmit Nagal (APU_PCLI_CPU_STEP * (cpu_id)))) 78c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IDS_WAKE_MASK (0x00000001U) 79c97857dbSAmit Nagal #define CORE_0_ISR_POWER_OFFSET (0x00000010ULL) 80c97857dbSAmit Nagal #define APU_PCIL_CORE_X_ISR_POWER_REG(cpu_id) (APU_PCLI + (CORE_0_ISR_POWER_OFFSET + \ 81c97857dbSAmit Nagal (APU_PCLI_CPU_STEP * (cpu_id)))) 82c97857dbSAmit Nagal #define APU_PCIL_CORE_X_ISR_POWER_MASK U(0x00000001) 83c97857dbSAmit Nagal #define CORE_0_IEN_POWER_OFFSET (0x00000018ULL) 84c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IEN_POWER_REG(cpu_id) (APU_PCLI + (CORE_0_IEN_POWER_OFFSET + \ 85c97857dbSAmit Nagal (APU_PCLI_CPU_STEP * (cpu_id)))) 86c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IEN_POWER_MASK (0x00000001U) 87c97857dbSAmit Nagal #define CORE_0_IDS_POWER_OFFSET (0x0000001CULL) 88c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IDS_POWER_REG(cpu_id) (APU_PCLI + (CORE_0_IDS_POWER_OFFSET + \ 89c97857dbSAmit Nagal (APU_PCLI_CPU_STEP * (cpu_id)))) 90c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IDS_POWER_MASK (0x00000001U) 91c97857dbSAmit Nagal #define CORE_PWRDN_EN_BIT_MASK (0x1U) 92c97857dbSAmit Nagal 93c97857dbSAmit Nagal /******************************************************************************* 94c97857dbSAmit Nagal * memory map related constants 95c97857dbSAmit Nagal ******************************************************************************/ 96c97857dbSAmit Nagal /* IPP 1.2/SPP 0.9 mapping */ 97c97857dbSAmit Nagal #define DEVICE0_BASE U(0xE8000000) /* psx, crl, iou */ 98c97857dbSAmit Nagal #define DEVICE0_SIZE U(0x08000000) 99c97857dbSAmit Nagal #define DEVICE1_BASE U(0xE2000000) /* gic */ 100c97857dbSAmit Nagal #define DEVICE1_SIZE U(0x00800000) 101c97857dbSAmit Nagal #define DEVICE2_BASE U(0xF1000000) /* uart, pmc_tap */ 102c97857dbSAmit Nagal #define DEVICE2_SIZE U(0x01000000) 103c97857dbSAmit Nagal #define CRF_BASE U(0xFD1A0000) 104c97857dbSAmit Nagal #define CRF_SIZE U(0x00600000) 105c97857dbSAmit Nagal #define IPI_BASE U(0xEB300000) 106c97857dbSAmit Nagal #define IPI_SIZE U(0x00100000) 107c97857dbSAmit Nagal 108c97857dbSAmit Nagal /* CRL */ 109c97857dbSAmit Nagal #define CRL U(0xEB5E0000) 110c97857dbSAmit Nagal #define CRL_TIMESTAMP_REF_CTRL_OFFSET U(0x14C) 111c97857dbSAmit Nagal #define CRL_RST_TIMESTAMP_OFFSET U(0x348) 112c97857dbSAmit Nagal 113c97857dbSAmit Nagal #define CRL_APB_TIMESTAMP_REF_CTRL_CLKACT_BIT (1U << 25U) 114c97857dbSAmit Nagal 115c97857dbSAmit Nagal /* IOU SCNTRS */ 116c97857dbSAmit Nagal #define IOU_SCNTRS U(0xEC920000) 117c97857dbSAmit Nagal #define IOU_SCNTRS_COUNTER_CONTROL_REG_OFFSET U(0) 118c97857dbSAmit Nagal #define IOU_SCNTRS_BASE_FREQ_OFFSET U(0x20) 119c97857dbSAmit Nagal 120c97857dbSAmit Nagal #define IOU_SCNTRS_CONTROL_EN U(1) 121c97857dbSAmit Nagal 122c97857dbSAmit Nagal #define APU_CLUSTER0 U(0xECC00000) 123c97857dbSAmit Nagal #define APU_RVBAR_L_0 U(0x40) 124c97857dbSAmit Nagal #define APU_RVBAR_H_0 U(0x44) 125c97857dbSAmit Nagal #define APU_CLUSTER_STEP U(0x100000) 126c97857dbSAmit Nagal 127c97857dbSAmit Nagal #define SLCR_OSPI_QSPI_IOU_AXI_MUX_SEL U(0xF1060504) 128*b9c20e5dSAmit Nagal #define PMXC_IOU_SLCR_SRAM_CSR U(0xF106104C) 129*b9c20e5dSAmit Nagal #define PMXC_IOU_SLCR_PHY_RESET U(0xF1061050) 130*b9c20e5dSAmit Nagal #define PMXC_IOU_SLCR_TX_RX_CONFIG_RDY U(0xF1061054) 131*b9c20e5dSAmit Nagal #define PMXC_CRP_RST_UFS U(0xF1260340) 132c97857dbSAmit Nagal 133c97857dbSAmit Nagal /******************************************************************************* 134c97857dbSAmit Nagal * IRQ constants 135c97857dbSAmit Nagal ******************************************************************************/ 136c97857dbSAmit Nagal #define IRQ_SEC_PHY_TIMER U(29) 137c97857dbSAmit Nagal 138c97857dbSAmit Nagal /******************************************************************************* 139c97857dbSAmit Nagal * UART related constants 140c97857dbSAmit Nagal ******************************************************************************/ 141c97857dbSAmit Nagal #define UART0_BASE U(0xF1920000) 142c97857dbSAmit Nagal #define UART1_BASE U(0xF1930000) 143c97857dbSAmit Nagal 144c97857dbSAmit Nagal #define UART_BAUDRATE 115200 145c97857dbSAmit Nagal 146c97857dbSAmit Nagal #if CONSOLE_IS(pl011_1) 147c97857dbSAmit Nagal #define UART_BASE UART1_BASE 148c97857dbSAmit Nagal #else 149c97857dbSAmit Nagal /* Default console is UART0 */ 150c97857dbSAmit Nagal #define UART_BASE UART0_BASE 151c97857dbSAmit Nagal #endif 152c97857dbSAmit Nagal 153c97857dbSAmit Nagal #endif /* DEF_H */ 154