xref: /rk3399_ARM-atf/plat/allwinner/common/include/platform_def.h (revision 1083b2b315cd71f714eb0d0bca20e54ef7be02ad)
158032586SSamuel Holland /*
258032586SSamuel Holland  * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
358032586SSamuel Holland  *
458032586SSamuel Holland  * SPDX-License-Identifier: BSD-3-Clause
558032586SSamuel Holland  */
658032586SSamuel Holland 
7*1083b2b3SAntonio Nino Diaz #ifndef PLATFORM_DEF_H
8*1083b2b3SAntonio Nino Diaz #define PLATFORM_DEF_H
958032586SSamuel Holland 
1058032586SSamuel Holland #include <common_def.h>
1158032586SSamuel Holland #include <sunxi_mmap.h>
1258032586SSamuel Holland #include <tbbr/tbbr_img_def.h>
13*1083b2b3SAntonio Nino Diaz #include <utils_def.h>
1458032586SSamuel Holland 
1558032586SSamuel Holland #define BL31_BASE			SUNXI_SRAM_A2_BASE
1658032586SSamuel Holland #define BL31_LIMIT			(SUNXI_SRAM_A2_BASE + SUNXI_SRAM_A2_SIZE)
1758032586SSamuel Holland 
1858032586SSamuel Holland /* The traditional U-Boot load address is 160MB into DRAM, so at 0x4a000000 */
1958032586SSamuel Holland #define PLAT_SUNXI_NS_IMAGE_OFFSET	(SUNXI_DRAM_BASE + (160U << 20))
2058032586SSamuel Holland 
2158032586SSamuel Holland #define CACHE_WRITEBACK_SHIFT		6
2258032586SSamuel Holland #define CACHE_WRITEBACK_GRANULE		(1 << CACHE_WRITEBACK_SHIFT)
2358032586SSamuel Holland 
2458032586SSamuel Holland #define MAX_MMAP_REGIONS		(4 + PLATFORM_MMAP_REGIONS)
2558032586SSamuel Holland #define MAX_XLAT_TABLES			2
2658032586SSamuel Holland 
27*1083b2b3SAntonio Nino Diaz #define PLAT_MAX_PWR_LVL_STATES		U(2)
28*1083b2b3SAntonio Nino Diaz #define PLAT_MAX_RET_STATE		U(1)
29*1083b2b3SAntonio Nino Diaz #define PLAT_MAX_OFF_STATE		U(2)
3058032586SSamuel Holland 
31*1083b2b3SAntonio Nino Diaz #define PLAT_MAX_PWR_LVL		U(2)
3258032586SSamuel Holland #define PLAT_NUM_PWR_DOMAINS		(1 + \
3358032586SSamuel Holland 					 PLATFORM_CLUSTER_COUNT + \
3458032586SSamuel Holland 					 PLATFORM_CORE_COUNT)
3558032586SSamuel Holland 
3658032586SSamuel Holland #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
3758032586SSamuel Holland #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32)
3858032586SSamuel Holland 
3958032586SSamuel Holland #define PLATFORM_CLUSTER_COUNT		1
4058032586SSamuel Holland #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER_COUNT * \
4158032586SSamuel Holland 					 PLATFORM_MAX_CPUS_PER_CLUSTER)
4258032586SSamuel Holland #define PLATFORM_MAX_CPUS_PER_CLUSTER	4
43ae903c56SAndre Przywara #define PLATFORM_MMAP_REGIONS		3
4458032586SSamuel Holland #define PLATFORM_STACK_SIZE		(0x1000 / PLATFORM_CORE_COUNT)
4558032586SSamuel Holland 
46dab901f8SAmit Singh Tomar #ifndef SPD_none
47dab901f8SAmit Singh Tomar #ifndef BL32_BASE
48dab901f8SAmit Singh Tomar #define BL32_BASE			SUNXI_DRAM_BASE
49dab901f8SAmit Singh Tomar #endif
50dab901f8SAmit Singh Tomar #endif
51dab901f8SAmit Singh Tomar 
52*1083b2b3SAntonio Nino Diaz #endif /* PLATFORM_DEF_H */
53