xref: /rk3399_ARM-atf/make_helpers/defaults.mk (revision ffea3844c00daf8dee466840a4932cac04b3eb57)
1#
2# Copyright (c) 2016-2023, Arm Limited. All rights reserved.
3#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
7# Default, static values for build variables, listed in alphabetic order.
8# Dependencies between build options, if any, are handled in the top-level
9# Makefile, after this file is included. This ensures that the former is better
10# poised to handle dependencies, as all build variables would have a default
11# value by then.
12
13# Use T32 by default
14AARCH32_INSTRUCTION_SET		:= T32
15
16# The AArch32 Secure Payload to be built as BL32 image
17AARCH32_SP			:= none
18
19# The Target build architecture. Supported values are: aarch64, aarch32.
20ARCH				:= aarch64
21
22# ARM Architecture feature modifiers: none by default
23ARM_ARCH_FEATURE		:= none
24
25# ARM Architecture major and minor versions: 8.0 by default.
26ARM_ARCH_MAJOR			:= 8
27ARM_ARCH_MINOR			:= 0
28
29# Base commit to perform code check on
30BASE_COMMIT			:= origin/master
31
32# Execute BL2 at EL3
33RESET_TO_BL2			:= 0
34
35# Only use SP packages if SP layout JSON is defined
36BL2_ENABLE_SP_LOAD		:= 0
37
38# BL2 image is stored in XIP memory, for now, this option is only supported
39# when RESET_TO_BL2 is 1.
40BL2_IN_XIP_MEM			:= 0
41
42# Do dcache invalidate upon BL2 entry at EL3
43BL2_INV_DCACHE			:= 1
44
45# Select the branch protection features to use.
46BRANCH_PROTECTION		:= 0
47
48# By default, consider that the platform may release several CPUs out of reset.
49# The platform Makefile is free to override this value.
50COLD_BOOT_SINGLE_CPU		:= 0
51
52# Flag to compile in coreboot support code. Exclude by default. The coreboot
53# Makefile system will set this when compiling TF as part of a coreboot image.
54COREBOOT			:= 0
55
56# For Chain of Trust
57CREATE_KEYS			:= 1
58
59# Build flag to include AArch32 registers in cpu context save and restore during
60# world switch. This flag must be set to 0 for AArch64-only platforms.
61CTX_INCLUDE_AARCH32_REGS	:= 1
62
63# Include FP registers in cpu context
64CTX_INCLUDE_FPREGS		:= 0
65
66# Include pointer authentication (ARMv8.3-PAuth) registers in cpu context. This
67# must be set to 1 if the platform wants to use this feature in the Secure
68# world. It is not needed to use it in the Non-secure world.
69CTX_INCLUDE_PAUTH_REGS		:= 0
70
71# Include Nested virtualization control (Armv8.4-NV) registers in cpu context.
72# This must be set to 1 if architecture implements Nested Virtualization
73# Extension and platform wants to use this feature in the Secure world
74CTX_INCLUDE_NEVE_REGS		:= 0
75
76# Debug build
77DEBUG				:= 0
78
79# By default disable authenticated decryption support.
80DECRYPTION_SUPPORT		:= none
81
82# Build platform
83DEFAULT_PLAT			:= fvp
84
85# Disable the generation of the binary image (ELF only).
86DISABLE_BIN_GENERATION		:= 0
87
88# Disable MTPMU if FEAT_MTPMU is supported. Default is 0 to keep backwards
89# compatibility.
90DISABLE_MTPMU			:= 0
91
92# Enable capability to disable authentication dynamically. Only meant for
93# development platforms.
94DYN_DISABLE_AUTH		:= 0
95
96# Build option to enable MPAM for lower ELs
97ENABLE_MPAM_FOR_LOWER_ELS	:= 0
98
99# Enable the Maximum Power Mitigation Mechanism on supporting cores.
100ENABLE_MPMM			:= 0
101
102# Enable MPMM configuration via FCONF.
103ENABLE_MPMM_FCONF		:= 0
104
105# Flag to Enable Position Independant support (PIE)
106ENABLE_PIE			:= 0
107
108# Flag to enable Performance Measurement Framework
109ENABLE_PMF			:= 0
110
111# Flag to enable PSCI STATs functionality
112ENABLE_PSCI_STAT		:= 0
113
114# Flag to enable Realm Management Extension (FEAT_RME)
115ENABLE_RME			:= 0
116
117# Flag to enable runtime instrumentation using PMF
118ENABLE_RUNTIME_INSTRUMENTATION	:= 0
119
120# Flag to enable stack corruption protection
121ENABLE_STACK_PROTECTOR		:= 0
122
123# Flag to enable exception handling in EL3
124EL3_EXCEPTION_HANDLING		:= 0
125
126# Flag to enable Branch Target Identification.
127# Internal flag not meant for direct setting.
128# Use BRANCH_PROTECTION to enable BTI.
129ENABLE_BTI			:= 0
130
131# Flag to enable Pointer Authentication.
132# Internal flag not meant for direct setting.
133# Use BRANCH_PROTECTION to enable PAUTH.
134ENABLE_PAUTH			:= 0
135
136# Flag to enable AMUv1p1 extension.
137ENABLE_FEAT_AMUv1p1		:= 0
138
139# Flag to enable CSV2_2 extension.
140ENABLE_FEAT_CSV2_2 		:= 0
141
142# Flag to enable access to the HCRX_EL2 register by setting SCR_EL3.HXEn.
143ENABLE_FEAT_HCX			:= 0
144
145# Flag to enable access to the HDFGRTR_EL2 register
146ENABLE_FEAT_FGT			:= 0
147
148# Flag to enable access to the CNTPOFF_EL2 register
149ENABLE_FEAT_ECV			:= 0
150
151# Flag to enable use of the DIT feature.
152ENABLE_FEAT_DIT			:= 0
153
154# Flag to enable access to Privileged Access Never bit of PSTATE.
155ENABLE_FEAT_PAN			:= 0
156
157# Flag to enable access to the Random Number Generator registers
158ENABLE_FEAT_RNG			:= 0
159
160# Flag to enable support for EL3 trapping of reads of the RNDR and RNDRRS
161# registers, by setting SCR_EL3.TRNDR.
162ENABLE_FEAT_RNG_TRAP		:= 0
163
164# Flag to enable Speculation Barrier Instruction
165ENABLE_FEAT_SB			:= 0
166
167# Flag to enable Secure EL-2 feature.
168ENABLE_FEAT_SEL2		:= 0
169
170# Flag to enable Virtualization Host Extensions
171ENABLE_FEAT_VHE 		:= 0
172
173# Flag to enable delayed trapping of WFE instruction (FEAT_TWED)
174ENABLE_FEAT_TWED		:= 0
175
176# Flag to enable access to TCR2 (FEAT_TCR2)
177ENABLE_FEAT_TCR2		:= 0
178
179# Flag to enable access to Stage 2 Permission Indirection (FEAT_S2PIE)
180ENABLE_FEAT_S2PIE		:= 0
181
182# Flag to enable access to Stage 1 Permission Indirection (FEAT_S1PIE)
183ENABLE_FEAT_S1PIE		:= 0
184
185# Flag to enable access to Stage 2 Permission Overlay (FEAT_S2POE)
186ENABLE_FEAT_S2POE		:= 0
187
188# Flag to enable access to Stage 1 Permission Overlay (FEAT_S1POE)
189ENABLE_FEAT_S1POE		:= 0
190
191# Flag to enable access to Guarded Control Stack (FEAT_GCS)
192ENABLE_FEAT_GCS			:= 0
193
194# By default BL31 encryption disabled
195ENCRYPT_BL31			:= 0
196
197# By default BL32 encryption disabled
198ENCRYPT_BL32			:= 0
199
200# Default dummy firmware encryption key
201ENC_KEY	:= 1234567890abcdef1234567890abcdef1234567890abcdef1234567890abcdef
202
203# Default dummy nonce for firmware encryption
204ENC_NONCE			:= 1234567890abcdef12345678
205
206# Build flag to treat usage of deprecated platform and framework APIs as error.
207ERROR_DEPRECATED		:= 0
208
209# Fault injection support
210FAULT_INJECTION_SUPPORT		:= 0
211
212# Flag to enable architectural features detection mechanism
213FEATURE_DETECTION		:= 0
214
215# Byte alignment that each component in FIP is aligned to
216FIP_ALIGN			:= 0
217
218# Default FIP file name
219FIP_NAME			:= fip.bin
220
221# Default FWU_FIP file name
222FWU_FIP_NAME			:= fwu_fip.bin
223
224# By default firmware encryption with SSK
225FW_ENC_STATUS			:= 0
226
227# For Chain of Trust
228GENERATE_COT			:= 0
229
230# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By
231# default, they are for Secure EL1.
232GICV2_G0_FOR_EL3		:= 0
233
234# Route NS External Aborts to EL3. Disabled by default; External Aborts are handled
235# by lower ELs.
236HANDLE_EA_EL3_FIRST_NS		:= 0
237
238# Secure hash algorithm flag, accepts 3 values: sha256, sha384 and sha512.
239# The default value is sha256.
240HASH_ALG			:= sha256
241
242# Whether system coherency is managed in hardware, without explicit software
243# operations.
244HW_ASSISTED_COHERENCY		:= 0
245
246# Flag to enable trapping of implementation defined sytem registers
247IMPDEF_SYSREG_TRAP		:= 0
248
249# Set the default algorithm for the generation of Trusted Board Boot keys
250KEY_ALG				:= rsa
251
252# Set the default key size in case KEY_ALG is rsa
253ifeq ($(KEY_ALG),rsa)
254KEY_SIZE			:= 2048
255endif
256
257# Option to build TF with Measured Boot support
258MEASURED_BOOT			:= 0
259
260# NS timer register save and restore
261NS_TIMER_SWITCH			:= 0
262
263# Include lib/libc in the final image
264OVERRIDE_LIBC			:= 0
265
266# Build PL011 UART driver in minimal generic UART mode
267PL011_GENERIC_UART		:= 0
268
269# By default, consider that the platform's reset address is not programmable.
270# The platform Makefile is free to override this value.
271PROGRAMMABLE_RESET_ADDRESS	:= 0
272
273# Flag used to choose the power state format: Extended State-ID or Original
274PSCI_EXTENDED_STATE_ID		:= 0
275
276# Enable PSCI OS-initiated mode support
277PSCI_OS_INIT_MODE		:= 0
278
279# Enable RAS support
280RAS_EXTENSION			:= 0
281
282# By default, BL1 acts as the reset handler, not BL31
283RESET_TO_BL31			:= 0
284
285# For Chain of Trust
286SAVE_KEYS			:= 0
287
288# Software Delegated Exception support
289SDEI_SUPPORT			:= 0
290
291# True Random Number firmware Interface support
292TRNG_SUPPORT			:= 0
293
294# Check to see if Errata ABI is supported
295ERRATA_ABI_SUPPORT		:= 0
296
297# SMCCC PCI support
298SMC_PCI_SUPPORT			:= 0
299
300# Whether code and read-only data should be put on separate memory pages. The
301# platform Makefile is free to override this value.
302SEPARATE_CODE_AND_RODATA	:= 0
303
304# Put NOBITS sections (.bss, stacks, page tables, and coherent memory) in a
305# separate memory region, which may be discontiguous from the rest of BL31.
306SEPARATE_NOBITS_REGION		:= 0
307
308# Put BL2 NOLOAD sections (.bss, stacks, page tables) in a separate memory
309# region, platform Makefile is free to override this value.
310SEPARATE_BL2_NOLOAD_REGION	:= 0
311
312# If the BL31 image initialisation code is recalimed after use for the secondary
313# cores stack
314RECLAIM_INIT_CODE		:= 0
315
316# SPD choice
317SPD				:= none
318
319# Enable the Management Mode (MM)-based Secure Partition Manager implementation
320SPM_MM				:= 0
321
322# Use the FF-A SPMC implementation in EL3.
323SPMC_AT_EL3			:= 0
324
325# Use SPM at S-EL2 as a default config for SPMD
326SPMD_SPM_AT_SEL2		:= 1
327
328# Flag to introduce an infinite loop in BL1 just before it exits into the next
329# image. This is meant to help debugging the post-BL2 phase.
330SPIN_ON_BL1_EXIT		:= 0
331
332# Flags to build TF with Trusted Boot support
333TRUSTED_BOARD_BOOT		:= 0
334
335# Build option to choose whether Trusted Firmware uses Coherent memory or not.
336USE_COHERENT_MEM		:= 1
337
338# Build option to add debugfs support
339USE_DEBUGFS			:= 0
340
341# Build option to fconf based io
342ARM_IO_IN_DTB			:= 0
343
344# Build option to support SDEI through fconf
345SDEI_IN_FCONF			:= 0
346
347# Build option to support Secure Interrupt descriptors through fconf
348SEC_INT_DESC_IN_FCONF		:= 0
349
350# Build option to choose whether Trusted Firmware uses library at ROM
351USE_ROMLIB			:= 0
352
353# Build option to choose whether the xlat tables of BL images can be read-only.
354# Note that this only serves as a higher level option to PLAT_RO_XLAT_TABLES,
355# which is the per BL-image option that actually enables the read-only tables
356# API. The reason for having this additional option is to have a common high
357# level makefile where we can check for incompatible features/build options.
358ALLOW_RO_XLAT_TABLES		:= 0
359
360# Chain of trust.
361COT				:= tbbr
362
363# Use tbbr_oid.h instead of platform_oid.h
364USE_TBBR_DEFS			:= 1
365
366# Build verbosity
367V				:= 0
368
369# Whether to enable D-Cache early during warm boot. This is usually
370# applicable for platforms wherein interconnect programming is not
371# required to enable cache coherency after warm reset (eg: single cluster
372# platforms).
373WARMBOOT_ENABLE_DCACHE_EARLY	:= 0
374
375# Build option to enable/disable the Statistical Profiling Extensions
376ENABLE_SPE_FOR_NS		:= 2
377
378# SPE is only supported on AArch64 so disable it on AArch32.
379ifeq (${ARCH},aarch32)
380	override ENABLE_SPE_FOR_NS := 0
381endif
382
383# Include Memory Tagging Extension registers in cpu context. This must be set
384# to 1 if the platform wants to use this feature in the Secure world and MTE is
385# enabled at ELX.
386CTX_INCLUDE_MTE_REGS		:= 0
387
388ENABLE_FEAT_AMU			:= 0
389ENABLE_AMU_AUXILIARY_COUNTERS	:= 0
390ENABLE_AMU_FCONF		:= 0
391AMU_RESTRICT_COUNTERS		:= 0
392
393# Enable SVE for non-secure world by default
394ENABLE_SVE_FOR_NS		:= 2
395# SVE is only supported on AArch64 so disable it on AArch32.
396ifeq (${ARCH},aarch32)
397	override ENABLE_SVE_FOR_NS	:= 0
398endif
399ENABLE_SVE_FOR_SWD		:= 0
400
401# Default SVE vector length to maximum architected value
402SVE_VECTOR_LEN			:= 2048
403
404# SME defaults to disabled
405ENABLE_SME_FOR_NS		:= 0
406ENABLE_SME_FOR_SWD		:= 0
407
408# If SME is enabled then force SVE off
409ifneq (${ENABLE_SME_FOR_NS},0)
410	override ENABLE_SVE_FOR_NS	:= 0
411	override ENABLE_SVE_FOR_SWD	:= 0
412endif
413
414# SME2 defaults to disabled
415ENABLE_SME2_FOR_NS		:= 0
416
417SANITIZE_UB := off
418
419# For ARMv8.1 (AArch64) platforms, enabling this option selects the spinlock
420# implementation variant using the ARMv8.1-LSE compare-and-swap instruction.
421# Default: disabled
422USE_SPINLOCK_CAS := 0
423
424# Enable Link Time Optimization
425ENABLE_LTO			:= 0
426
427# This option will include EL2 registers in cpu context save and restore during
428# EL2 firmware entry/exit. Internal flag not meant for direct setting.
429# Use SPD=spmd and SPMD_SPM_AT_SEL2=1 or ENABLE_RME=1 to enable
430# CTX_INCLUDE_EL2_REGS.
431CTX_INCLUDE_EL2_REGS		:= 0
432
433# Enable Memory tag extension which is supported for architecture greater
434# than Armv8.5-A
435# By default it is set to "no"
436SUPPORT_STACK_MEMTAG		:= no
437
438# Select workaround for AT speculative behaviour.
439ERRATA_SPECULATIVE_AT		:= 0
440
441# Trap RAS error record access from Non secure
442RAS_TRAP_NS_ERR_REC_ACCESS	:= 0
443
444# Build option to create cot descriptors using fconf
445COT_DESC_IN_DTB			:= 0
446
447# Build option to provide OpenSSL directory path
448OPENSSL_DIR			:= /usr
449
450# Select the openssl binary provided in OPENSSL_DIR variable
451ifeq ("$(wildcard ${OPENSSL_DIR}/bin)", "")
452    OPENSSL_BIN_PATH = ${OPENSSL_DIR}/apps
453else
454    OPENSSL_BIN_PATH = ${OPENSSL_DIR}/bin
455endif
456
457# Build option to use the SP804 timer instead of the generic one
458USE_SP804_TIMER			:= 0
459
460# Build option to define number of firmware banks, used in firmware update
461# metadata structure.
462NR_OF_FW_BANKS			:= 2
463
464# Build option to define number of images in firmware bank, used in firmware
465# update metadata structure.
466NR_OF_IMAGES_IN_FW_BANK		:= 1
467
468# Disable Firmware update support by default
469PSA_FWU_SUPPORT			:= 0
470
471# By default, disable access of trace buffer control registers from NS
472# lower ELs  i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
473# if FEAT_TRBE is implemented.
474# Note FEAT_TRBE is only supported on AArch64 - therefore do not enable in
475# AArch32.
476ifneq (${ARCH},aarch32)
477	ENABLE_TRBE_FOR_NS		:= 0
478else
479	override ENABLE_TRBE_FOR_NS	:= 0
480endif
481
482# By default, disable access to branch record buffer control registers from NS
483# lower ELs i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
484# if FEAT_BRBE is implemented.
485ENABLE_BRBE_FOR_NS		:= 0
486
487# By default, disable access of trace system registers from NS lower
488# ELs  i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused if
489# system register trace is implemented.
490ENABLE_SYS_REG_TRACE_FOR_NS	:= 0
491
492# By default, disable trace filter control registers access to NS
493# lower ELs, i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
494# if FEAT_TRF is implemented.
495ENABLE_TRF_FOR_NS		:= 0
496
497# In v8.6+ platforms with delayed trapping of WFE being supported
498# via FEAT_TWED, this flag takes the delay value to be set in the
499# SCR_EL3.TWEDEL(4bit) field, when FEAT_TWED is implemented.
500# By default it takes 0, and need to be updated by the platforms.
501TWED_DELAY			:= 0
502
503# By default, disable the mocking of RSS provided services
504PLAT_RSS_NOT_SUPPORTED		:= 0
505
506# Dynamic Root of Trust for Measurement support
507DRTM_SUPPORT			:= 0
508
509# Check platform if cache management operations should be performed.
510# Disabled by default.
511CONDITIONAL_CMO			:= 0
512