xref: /rk3399_ARM-atf/make_helpers/defaults.mk (revision 6401776747a70023e5b49c5a9a528292e97fce0e)
1#
2# Copyright (c) 2016-2021, Arm Limited. All rights reserved.
3#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
7# Default, static values for build variables, listed in alphabetic order.
8# Dependencies between build options, if any, are handled in the top-level
9# Makefile, after this file is included. This ensures that the former is better
10# poised to handle dependencies, as all build variables would have a default
11# value by then.
12
13# Use T32 by default
14AARCH32_INSTRUCTION_SET		:= T32
15
16# The AArch32 Secure Payload to be built as BL32 image
17AARCH32_SP			:= none
18
19# The Target build architecture. Supported values are: aarch64, aarch32.
20ARCH				:= aarch64
21
22# ARM Architecture feature modifiers: none by default
23ARM_ARCH_FEATURE		:= none
24
25# ARM Architecture major and minor versions: 8.0 by default.
26ARM_ARCH_MAJOR			:= 8
27ARM_ARCH_MINOR			:= 0
28
29# Base commit to perform code check on
30BASE_COMMIT			:= origin/master
31
32# Execute BL2 at EL3
33BL2_AT_EL3			:= 0
34
35# Only use SP packages if SP layout JSON is defined
36BL2_ENABLE_SP_LOAD		:= 0
37
38# BL2 image is stored in XIP memory, for now, this option is only supported
39# when BL2_AT_EL3 is 1.
40BL2_IN_XIP_MEM			:= 0
41
42# Do dcache invalidate upon BL2 entry at EL3
43BL2_INV_DCACHE			:= 1
44
45# Select the branch protection features to use.
46BRANCH_PROTECTION		:= 0
47
48# By default, consider that the platform may release several CPUs out of reset.
49# The platform Makefile is free to override this value.
50COLD_BOOT_SINGLE_CPU		:= 0
51
52# Flag to compile in coreboot support code. Exclude by default. The coreboot
53# Makefile system will set this when compiling TF as part of a coreboot image.
54COREBOOT			:= 0
55
56# For Chain of Trust
57CREATE_KEYS			:= 1
58
59# Build flag to include AArch32 registers in cpu context save and restore during
60# world switch. This flag must be set to 0 for AArch64-only platforms.
61CTX_INCLUDE_AARCH32_REGS	:= 1
62
63# Include FP registers in cpu context
64CTX_INCLUDE_FPREGS		:= 0
65
66# Include pointer authentication (ARMv8.3-PAuth) registers in cpu context. This
67# must be set to 1 if the platform wants to use this feature in the Secure
68# world. It is not needed to use it in the Non-secure world.
69CTX_INCLUDE_PAUTH_REGS		:= 0
70
71# Include Nested virtualization control (Armv8.4-NV) registers in cpu context.
72# This must be set to 1 if architecture implements Nested Virtualization
73# Extension and platform wants to use this feature in the Secure world
74CTX_INCLUDE_NEVE_REGS		:= 0
75
76# Debug build
77DEBUG				:= 0
78
79# By default disable authenticated decryption support.
80DECRYPTION_SUPPORT		:= none
81
82# Build platform
83DEFAULT_PLAT			:= fvp
84
85# Disable the generation of the binary image (ELF only).
86DISABLE_BIN_GENERATION		:= 0
87
88# Disable MTPMU if FEAT_MTPMU is supported. Default is 0 to keep backwards
89# compatibility.
90DISABLE_MTPMU			:= 0
91
92# Enable capability to disable authentication dynamically. Only meant for
93# development platforms.
94DYN_DISABLE_AUTH		:= 0
95
96# Build option to enable MPAM for lower ELs
97ENABLE_MPAM_FOR_LOWER_ELS	:= 0
98
99# Enable the Maximum Power Mitigation Mechanism on supporting cores.
100ENABLE_MPMM			:= 0
101
102# Enable MPMM configuration via FCONF.
103ENABLE_MPMM_FCONF		:= 0
104
105# Flag to Enable Position Independant support (PIE)
106ENABLE_PIE			:= 0
107
108# Flag to enable Performance Measurement Framework
109ENABLE_PMF			:= 0
110
111# Flag to enable PSCI STATs functionality
112ENABLE_PSCI_STAT		:= 0
113
114# Flag to enable Realm Management Extension (FEAT_RME)
115ENABLE_RME			:= 0
116
117# Flag to enable runtime instrumentation using PMF
118ENABLE_RUNTIME_INSTRUMENTATION	:= 0
119
120# Flag to enable stack corruption protection
121ENABLE_STACK_PROTECTOR		:= 0
122
123# Flag to enable exception handling in EL3
124EL3_EXCEPTION_HANDLING		:= 0
125
126# Flag to enable Branch Target Identification.
127# Internal flag not meant for direct setting.
128# Use BRANCH_PROTECTION to enable BTI.
129ENABLE_BTI			:= 0
130
131# Flag to enable Pointer Authentication.
132# Internal flag not meant for direct setting.
133# Use BRANCH_PROTECTION to enable PAUTH.
134ENABLE_PAUTH			:= 0
135
136# Flag to enable access to the HCRX_EL2 register by setting SCR_EL3.HXEn.
137ENABLE_FEAT_HCX			:= 0
138
139# Flag to enable access to the HAFGRTR_EL2 register
140ENABLE_FEAT_AMUv1		:= 0
141
142# By default BL31 encryption disabled
143ENCRYPT_BL31			:= 0
144
145# By default BL32 encryption disabled
146ENCRYPT_BL32			:= 0
147
148# Default dummy firmware encryption key
149ENC_KEY	:= 1234567890abcdef1234567890abcdef1234567890abcdef1234567890abcdef
150
151# Default dummy nonce for firmware encryption
152ENC_NONCE			:= 1234567890abcdef12345678
153
154# Build flag to treat usage of deprecated platform and framework APIs as error.
155ERROR_DEPRECATED		:= 0
156
157# Fault injection support
158FAULT_INJECTION_SUPPORT		:= 0
159
160# Byte alignment that each component in FIP is aligned to
161FIP_ALIGN			:= 0
162
163# Default FIP file name
164FIP_NAME			:= fip.bin
165
166# Default FWU_FIP file name
167FWU_FIP_NAME			:= fwu_fip.bin
168
169# By default firmware encryption with SSK
170FW_ENC_STATUS			:= 0
171
172# For Chain of Trust
173GENERATE_COT			:= 0
174
175# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By
176# default, they are for Secure EL1.
177GICV2_G0_FOR_EL3		:= 0
178
179# Route External Aborts to EL3. Disabled by default; External Aborts are handled
180# by lower ELs.
181HANDLE_EA_EL3_FIRST		:= 0
182
183# Secure hash algorithm flag, accepts 3 values: sha256, sha384 and sha512.
184# The default value is sha256.
185HASH_ALG			:= sha256
186
187# Whether system coherency is managed in hardware, without explicit software
188# operations.
189HW_ASSISTED_COHERENCY		:= 0
190
191# Set the default algorithm for the generation of Trusted Board Boot keys
192KEY_ALG				:= rsa
193
194# Set the default key size in case KEY_ALG is rsa
195ifeq ($(KEY_ALG),rsa)
196KEY_SIZE			:= 2048
197endif
198
199# Option to build TF with Measured Boot support
200MEASURED_BOOT			:= 0
201
202# NS timer register save and restore
203NS_TIMER_SWITCH			:= 0
204
205# Include lib/libc in the final image
206OVERRIDE_LIBC			:= 0
207
208# Build PL011 UART driver in minimal generic UART mode
209PL011_GENERIC_UART		:= 0
210
211# By default, consider that the platform's reset address is not programmable.
212# The platform Makefile is free to override this value.
213PROGRAMMABLE_RESET_ADDRESS	:= 0
214
215# Flag used to choose the power state format: Extended State-ID or Original
216PSCI_EXTENDED_STATE_ID		:= 0
217
218# Enable RAS support
219RAS_EXTENSION			:= 0
220
221# By default, BL1 acts as the reset handler, not BL31
222RESET_TO_BL31			:= 0
223
224# For Chain of Trust
225SAVE_KEYS			:= 0
226
227# Software Delegated Exception support
228SDEI_SUPPORT			:= 0
229
230# True Random Number firmware Interface
231TRNG_SUPPORT			:= 0
232
233# SMCCC PCI support
234SMC_PCI_SUPPORT			:= 0
235
236# Whether code and read-only data should be put on separate memory pages. The
237# platform Makefile is free to override this value.
238SEPARATE_CODE_AND_RODATA	:= 0
239
240# Put NOBITS sections (.bss, stacks, page tables, and coherent memory) in a
241# separate memory region, which may be discontiguous from the rest of BL31.
242SEPARATE_NOBITS_REGION		:= 0
243
244# If the BL31 image initialisation code is recalimed after use for the secondary
245# cores stack
246RECLAIM_INIT_CODE		:= 0
247
248# SPD choice
249SPD				:= none
250
251# Enable the Management Mode (MM)-based Secure Partition Manager implementation
252SPM_MM				:= 0
253
254# Use SPM at S-EL2 as a default config for SPMD
255SPMD_SPM_AT_SEL2		:= 1
256
257# Flag to introduce an infinite loop in BL1 just before it exits into the next
258# image. This is meant to help debugging the post-BL2 phase.
259SPIN_ON_BL1_EXIT		:= 0
260
261# Flags to build TF with Trusted Boot support
262TRUSTED_BOARD_BOOT		:= 0
263
264# Build option to choose whether Trusted Firmware uses Coherent memory or not.
265USE_COHERENT_MEM		:= 1
266
267# Build option to add debugfs support
268USE_DEBUGFS			:= 0
269
270# Build option to fconf based io
271ARM_IO_IN_DTB			:= 0
272
273# Build option to support SDEI through fconf
274SDEI_IN_FCONF			:= 0
275
276# Build option to support Secure Interrupt descriptors through fconf
277SEC_INT_DESC_IN_FCONF		:= 0
278
279# Build option to choose whether Trusted Firmware uses library at ROM
280USE_ROMLIB			:= 0
281
282# Build option to choose whether the xlat tables of BL images can be read-only.
283# Note that this only serves as a higher level option to PLAT_RO_XLAT_TABLES,
284# which is the per BL-image option that actually enables the read-only tables
285# API. The reason for having this additional option is to have a common high
286# level makefile where we can check for incompatible features/build options.
287ALLOW_RO_XLAT_TABLES		:= 0
288
289# Chain of trust.
290COT				:= tbbr
291
292# Use tbbr_oid.h instead of platform_oid.h
293USE_TBBR_DEFS			:= 1
294
295# Build verbosity
296V				:= 0
297
298# Whether to enable D-Cache early during warm boot. This is usually
299# applicable for platforms wherein interconnect programming is not
300# required to enable cache coherency after warm reset (eg: single cluster
301# platforms).
302WARMBOOT_ENABLE_DCACHE_EARLY	:= 0
303
304# Build option to enable/disable the Statistical Profiling Extensions
305ENABLE_SPE_FOR_LOWER_ELS	:= 1
306
307# SPE is only supported on AArch64 so disable it on AArch32.
308ifeq (${ARCH},aarch32)
309	override ENABLE_SPE_FOR_LOWER_ELS := 0
310endif
311
312# Include Memory Tagging Extension registers in cpu context. This must be set
313# to 1 if the platform wants to use this feature in the Secure world and MTE is
314# enabled at ELX.
315CTX_INCLUDE_MTE_REGS		:= 0
316
317ENABLE_AMU			:= 0
318ENABLE_AMU_AUXILIARY_COUNTERS	:= 0
319ENABLE_AMU_FCONF		:= 0
320AMU_RESTRICT_COUNTERS		:= 0
321
322# Enable SVE for non-secure world by default
323ENABLE_SVE_FOR_NS		:= 1
324ENABLE_SVE_FOR_SWD		:= 0
325
326# SME defaults to disabled
327ENABLE_SME_FOR_NS		:= 0
328ENABLE_SME_FOR_SWD		:= 0
329
330# If SME is enabled then force SVE off
331ifeq (${ENABLE_SME_FOR_NS},1)
332	override ENABLE_SVE_FOR_NS	:= 0
333	override ENABLE_SVE_FOR_SWD	:= 0
334endif
335
336SANITIZE_UB := off
337
338# For ARMv8.1 (AArch64) platforms, enabling this option selects the spinlock
339# implementation variant using the ARMv8.1-LSE compare-and-swap instruction.
340# Default: disabled
341USE_SPINLOCK_CAS := 0
342
343# Enable Link Time Optimization
344ENABLE_LTO			:= 0
345
346# Build flag to include EL2 registers in cpu context save and restore during
347# S-EL2 firmware entry/exit. This flag is to be used with SPD=spmd option.
348# Default is 0.
349CTX_INCLUDE_EL2_REGS		:= 0
350
351# Enable Memory tag extension which is supported for architecture greater
352# than Armv8.5-A
353# By default it is set to "no"
354SUPPORT_STACK_MEMTAG		:= no
355
356# Select workaround for AT speculative behaviour.
357ERRATA_SPECULATIVE_AT		:= 0
358
359# Trap RAS error record access from lower EL
360RAS_TRAP_LOWER_EL_ERR_ACCESS	:= 0
361
362# Build option to create cot descriptors using fconf
363COT_DESC_IN_DTB			:= 0
364
365# Build option to provide openssl directory path
366OPENSSL_DIR			:= /usr
367
368# Build option to use the SP804 timer instead of the generic one
369USE_SP804_TIMER			:= 0
370
371# Build option to define number of firmware banks, used in firmware update
372# metadata structure.
373NR_OF_FW_BANKS			:= 2
374
375# Build option to define number of images in firmware bank, used in firmware
376# update metadata structure.
377NR_OF_IMAGES_IN_FW_BANK		:= 1
378
379# Disable Firmware update support by default
380PSA_FWU_SUPPORT			:= 0
381
382# By default, disable access of trace buffer control registers from NS
383# lower ELs  i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
384# if FEAT_TRBE is implemented.
385# Note FEAT_TRBE is only supported on AArch64 - therefore do not enable in
386# AArch32.
387ifneq (${ARCH},aarch32)
388	ENABLE_TRBE_FOR_NS		:= 0
389else
390	override ENABLE_TRBE_FOR_NS	:= 0
391endif
392
393# By default, disable access of trace system registers from NS lower
394# ELs  i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused if
395# system register trace is implemented.
396ENABLE_SYS_REG_TRACE_FOR_NS	:= 0
397
398# By default, disable trace filter control registers access to NS
399# lower ELs, i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
400# if FEAT_TRF is implemented.
401ENABLE_TRF_FOR_NS		:= 0
402