xref: /rk3399_ARM-atf/make_helpers/defaults.mk (revision 1d2706dbaf98634aa1eecc65e52b54acf330df3d)
1#
2# Copyright (c) 2016-2023, Arm Limited. All rights reserved.
3#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
7# Default, static values for build variables, listed in alphabetic order.
8# Dependencies between build options, if any, are handled in the top-level
9# Makefile, after this file is included. This ensures that the former is better
10# poised to handle dependencies, as all build variables would have a default
11# value by then.
12
13# Use T32 by default
14AARCH32_INSTRUCTION_SET		:= T32
15
16# The AArch32 Secure Payload to be built as BL32 image
17AARCH32_SP			:= none
18
19# The Target build architecture. Supported values are: aarch64, aarch32.
20ARCH				:= aarch64
21
22# ARM Architecture feature modifiers: none by default
23ARM_ARCH_FEATURE		:= none
24
25# ARM Architecture major and minor versions: 8.0 by default.
26ARM_ARCH_MAJOR			:= 8
27ARM_ARCH_MINOR			:= 0
28
29# Base commit to perform code check on
30BASE_COMMIT			:= origin/master
31
32# Execute BL2 at EL3
33RESET_TO_BL2			:= 0
34
35# Only use SP packages if SP layout JSON is defined
36BL2_ENABLE_SP_LOAD		:= 0
37
38# BL2 image is stored in XIP memory, for now, this option is only supported
39# when RESET_TO_BL2 is 1.
40BL2_IN_XIP_MEM			:= 0
41
42# Do dcache invalidate upon BL2 entry at EL3
43BL2_INV_DCACHE			:= 1
44
45# Select the branch protection features to use.
46BRANCH_PROTECTION		:= 0
47
48# By default, consider that the platform may release several CPUs out of reset.
49# The platform Makefile is free to override this value.
50COLD_BOOT_SINGLE_CPU		:= 0
51
52# Flag to compile in coreboot support code. Exclude by default. The coreboot
53# Makefile system will set this when compiling TF as part of a coreboot image.
54COREBOOT			:= 0
55
56# For Chain of Trust
57CREATE_KEYS			:= 1
58
59# Build flag to include AArch32 registers in cpu context save and restore during
60# world switch. This flag must be set to 0 for AArch64-only platforms.
61CTX_INCLUDE_AARCH32_REGS	:= 1
62
63# Include FP registers in cpu context
64CTX_INCLUDE_FPREGS		:= 0
65
66# Include pointer authentication (ARMv8.3-PAuth) registers in cpu context. This
67# must be set to 1 if the platform wants to use this feature in the Secure
68# world. It is not needed to use it in the Non-secure world.
69CTX_INCLUDE_PAUTH_REGS		:= 0
70
71# Include Nested virtualization control (Armv8.4-NV) registers in cpu context.
72# This must be set to 1 if architecture implements Nested Virtualization
73# Extension and platform wants to use this feature in the Secure world
74CTX_INCLUDE_NEVE_REGS		:= 0
75
76# Debug build
77DEBUG				:= 0
78
79# By default disable authenticated decryption support.
80DECRYPTION_SUPPORT		:= none
81
82# Build platform
83DEFAULT_PLAT			:= fvp
84
85# Disable the generation of the binary image (ELF only).
86DISABLE_BIN_GENERATION		:= 0
87
88# Disable MTPMU if FEAT_MTPMU is supported. Default is 0 to keep backwards
89# compatibility.
90DISABLE_MTPMU			:= 0
91
92# Enable capability to disable authentication dynamically. Only meant for
93# development platforms.
94DYN_DISABLE_AUTH		:= 0
95
96# Build option to enable MPAM for lower ELs
97ENABLE_MPAM_FOR_LOWER_ELS	:= 0
98
99# Enable the Maximum Power Mitigation Mechanism on supporting cores.
100ENABLE_MPMM			:= 0
101
102# Enable MPMM configuration via FCONF.
103ENABLE_MPMM_FCONF		:= 0
104
105# Flag to Enable Position Independant support (PIE)
106ENABLE_PIE			:= 0
107
108# Flag to enable Performance Measurement Framework
109ENABLE_PMF			:= 0
110
111# Flag to enable PSCI STATs functionality
112ENABLE_PSCI_STAT		:= 0
113
114# Flag to enable Realm Management Extension (FEAT_RME)
115ENABLE_RME			:= 0
116
117# Flag to enable runtime instrumentation using PMF
118ENABLE_RUNTIME_INSTRUMENTATION	:= 0
119
120# Flag to enable stack corruption protection
121ENABLE_STACK_PROTECTOR		:= 0
122
123# Flag to enable exception handling in EL3
124EL3_EXCEPTION_HANDLING		:= 0
125
126# Flag to enable Branch Target Identification.
127# Internal flag not meant for direct setting.
128# Use BRANCH_PROTECTION to enable BTI.
129ENABLE_BTI			:= 0
130
131# Flag to enable Pointer Authentication.
132# Internal flag not meant for direct setting.
133# Use BRANCH_PROTECTION to enable PAUTH.
134ENABLE_PAUTH			:= 0
135
136# Flag to enable AMUv1p1 extension.
137ENABLE_FEAT_AMUv1p1		:= 0
138
139# Flag to enable CSV2_2 extension.
140ENABLE_FEAT_CSV2_2 		:= 0
141
142# Flag to enable access to the HCRX_EL2 register by setting SCR_EL3.HXEn.
143ENABLE_FEAT_HCX			:= 0
144
145# Flag to enable access to the HDFGRTR_EL2 register
146ENABLE_FEAT_FGT			:= 0
147
148# Flag to enable access to the CNTPOFF_EL2 register
149ENABLE_FEAT_ECV			:= 0
150
151# Flag to enable use of the DIT feature.
152ENABLE_FEAT_DIT			:= 0
153
154# Flag to enable access to Privileged Access Never bit of PSTATE.
155ENABLE_FEAT_PAN			:= 0
156
157# Flag to enable access to the Random Number Generator registers
158ENABLE_FEAT_RNG			:= 0
159
160# Flag to enable support for EL3 trapping of reads of the RNDR and RNDRRS
161# registers, by setting SCR_EL3.TRNDR.
162ENABLE_FEAT_RNG_TRAP		:= 0
163
164# Flag to enable Speculation Barrier Instruction
165ENABLE_FEAT_SB			:= 0
166
167# Flag to enable Secure EL-2 feature.
168ENABLE_FEAT_SEL2		:= 0
169
170# Flag to enable Virtualization Host Extensions
171ENABLE_FEAT_VHE 		:= 0
172
173# Flag to enable delayed trapping of WFE instruction (FEAT_TWED)
174ENABLE_FEAT_TWED		:= 0
175
176# Flag to enable access to TCR2 (FEAT_TCR2)
177ENABLE_FEAT_TCR2		:= 0
178
179# Flag to enable access to Stage 2 Permission Indirection (FEAT_S2PIE)
180ENABLE_FEAT_S2PIE		:= 0
181
182# Flag to enable access to Stage 1 Permission Indirection (FEAT_S1PIE)
183ENABLE_FEAT_S1PIE		:= 0
184
185# Flag to enable access to Stage 2 Permission Overlay (FEAT_S2POE)
186ENABLE_FEAT_S2POE		:= 0
187
188# Flag to enable access to Stage 1 Permission Overlay (FEAT_S1POE)
189ENABLE_FEAT_S1POE		:= 0
190
191# Flag to enable access to Guarded Control Stack (FEAT_GCS)
192ENABLE_FEAT_GCS			:= 0
193
194# By default BL31 encryption disabled
195ENCRYPT_BL31			:= 0
196
197# By default BL32 encryption disabled
198ENCRYPT_BL32			:= 0
199
200# Default dummy firmware encryption key
201ENC_KEY	:= 1234567890abcdef1234567890abcdef1234567890abcdef1234567890abcdef
202
203# Default dummy nonce for firmware encryption
204ENC_NONCE			:= 1234567890abcdef12345678
205
206# Build flag to treat usage of deprecated platform and framework APIs as error.
207ERROR_DEPRECATED		:= 0
208
209# Fault injection support
210FAULT_INJECTION_SUPPORT		:= 0
211
212# Flag to enable architectural features detection mechanism
213FEATURE_DETECTION		:= 0
214
215# Byte alignment that each component in FIP is aligned to
216FIP_ALIGN			:= 0
217
218# Default FIP file name
219FIP_NAME			:= fip.bin
220
221# Default FWU_FIP file name
222FWU_FIP_NAME			:= fwu_fip.bin
223
224# By default firmware encryption with SSK
225FW_ENC_STATUS			:= 0
226
227# For Chain of Trust
228GENERATE_COT			:= 0
229
230# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By
231# default, they are for Secure EL1.
232GICV2_G0_FOR_EL3		:= 0
233
234# Route NS External Aborts to EL3. Disabled by default; External Aborts are handled
235# by lower ELs.
236HANDLE_EA_EL3_FIRST_NS		:= 0
237
238# Secure hash algorithm flag, accepts 3 values: sha256, sha384 and sha512.
239# The default value is sha256.
240HASH_ALG			:= sha256
241
242# Whether system coherency is managed in hardware, without explicit software
243# operations.
244HW_ASSISTED_COHERENCY		:= 0
245
246# Set the default algorithm for the generation of Trusted Board Boot keys
247KEY_ALG				:= rsa
248
249# Set the default key size in case KEY_ALG is rsa
250ifeq ($(KEY_ALG),rsa)
251KEY_SIZE			:= 2048
252endif
253
254# Option to build TF with Measured Boot support
255MEASURED_BOOT			:= 0
256
257# NS timer register save and restore
258NS_TIMER_SWITCH			:= 0
259
260# Include lib/libc in the final image
261OVERRIDE_LIBC			:= 0
262
263# Build PL011 UART driver in minimal generic UART mode
264PL011_GENERIC_UART		:= 0
265
266# By default, consider that the platform's reset address is not programmable.
267# The platform Makefile is free to override this value.
268PROGRAMMABLE_RESET_ADDRESS	:= 0
269
270# Flag used to choose the power state format: Extended State-ID or Original
271PSCI_EXTENDED_STATE_ID		:= 0
272
273# Enable PSCI OS-initiated mode support
274PSCI_OS_INIT_MODE		:= 0
275
276# Enable RAS support
277RAS_EXTENSION			:= 0
278
279# By default, BL1 acts as the reset handler, not BL31
280RESET_TO_BL31			:= 0
281
282# For Chain of Trust
283SAVE_KEYS			:= 0
284
285# Software Delegated Exception support
286SDEI_SUPPORT			:= 0
287
288# True Random Number firmware Interface support
289TRNG_SUPPORT			:= 0
290
291# SMCCC PCI support
292SMC_PCI_SUPPORT			:= 0
293
294# Whether code and read-only data should be put on separate memory pages. The
295# platform Makefile is free to override this value.
296SEPARATE_CODE_AND_RODATA	:= 0
297
298# Put NOBITS sections (.bss, stacks, page tables, and coherent memory) in a
299# separate memory region, which may be discontiguous from the rest of BL31.
300SEPARATE_NOBITS_REGION		:= 0
301
302# Put BL2 NOLOAD sections (.bss, stacks, page tables) in a separate memory
303# region, platform Makefile is free to override this value.
304SEPARATE_BL2_NOLOAD_REGION	:= 0
305
306# If the BL31 image initialisation code is recalimed after use for the secondary
307# cores stack
308RECLAIM_INIT_CODE		:= 0
309
310# SPD choice
311SPD				:= none
312
313# Enable the Management Mode (MM)-based Secure Partition Manager implementation
314SPM_MM				:= 0
315
316# Use the FF-A SPMC implementation in EL3.
317SPMC_AT_EL3			:= 0
318
319# Use SPM at S-EL2 as a default config for SPMD
320SPMD_SPM_AT_SEL2		:= 1
321
322# Flag to introduce an infinite loop in BL1 just before it exits into the next
323# image. This is meant to help debugging the post-BL2 phase.
324SPIN_ON_BL1_EXIT		:= 0
325
326# Flags to build TF with Trusted Boot support
327TRUSTED_BOARD_BOOT		:= 0
328
329# Build option to choose whether Trusted Firmware uses Coherent memory or not.
330USE_COHERENT_MEM		:= 1
331
332# Build option to add debugfs support
333USE_DEBUGFS			:= 0
334
335# Build option to fconf based io
336ARM_IO_IN_DTB			:= 0
337
338# Build option to support SDEI through fconf
339SDEI_IN_FCONF			:= 0
340
341# Build option to support Secure Interrupt descriptors through fconf
342SEC_INT_DESC_IN_FCONF		:= 0
343
344# Build option to choose whether Trusted Firmware uses library at ROM
345USE_ROMLIB			:= 0
346
347# Build option to choose whether the xlat tables of BL images can be read-only.
348# Note that this only serves as a higher level option to PLAT_RO_XLAT_TABLES,
349# which is the per BL-image option that actually enables the read-only tables
350# API. The reason for having this additional option is to have a common high
351# level makefile where we can check for incompatible features/build options.
352ALLOW_RO_XLAT_TABLES		:= 0
353
354# Chain of trust.
355COT				:= tbbr
356
357# Use tbbr_oid.h instead of platform_oid.h
358USE_TBBR_DEFS			:= 1
359
360# Build verbosity
361V				:= 0
362
363# Whether to enable D-Cache early during warm boot. This is usually
364# applicable for platforms wherein interconnect programming is not
365# required to enable cache coherency after warm reset (eg: single cluster
366# platforms).
367WARMBOOT_ENABLE_DCACHE_EARLY	:= 0
368
369# Build option to enable/disable the Statistical Profiling Extensions
370ENABLE_SPE_FOR_NS		:= 2
371
372# SPE is only supported on AArch64 so disable it on AArch32.
373ifeq (${ARCH},aarch32)
374	override ENABLE_SPE_FOR_NS := 0
375endif
376
377# Include Memory Tagging Extension registers in cpu context. This must be set
378# to 1 if the platform wants to use this feature in the Secure world and MTE is
379# enabled at ELX.
380CTX_INCLUDE_MTE_REGS		:= 0
381
382ENABLE_FEAT_AMU			:= 0
383ENABLE_AMU_AUXILIARY_COUNTERS	:= 0
384ENABLE_AMU_FCONF		:= 0
385AMU_RESTRICT_COUNTERS		:= 0
386
387# Enable SVE for non-secure world by default
388ENABLE_SVE_FOR_NS		:= 2
389# SVE is only supported on AArch64 so disable it on AArch32.
390ifeq (${ARCH},aarch32)
391	override ENABLE_SVE_FOR_NS	:= 0
392endif
393ENABLE_SVE_FOR_SWD		:= 0
394
395# Default SVE vector length to maximum architected value
396SVE_VECTOR_LEN			:= 2048
397
398# SME defaults to disabled
399ENABLE_SME_FOR_NS		:= 0
400ENABLE_SME_FOR_SWD		:= 0
401
402# If SME is enabled then force SVE off
403ifneq (${ENABLE_SME_FOR_NS},0)
404	override ENABLE_SVE_FOR_NS	:= 0
405	override ENABLE_SVE_FOR_SWD	:= 0
406endif
407
408SANITIZE_UB := off
409
410# For ARMv8.1 (AArch64) platforms, enabling this option selects the spinlock
411# implementation variant using the ARMv8.1-LSE compare-and-swap instruction.
412# Default: disabled
413USE_SPINLOCK_CAS := 0
414
415# Enable Link Time Optimization
416ENABLE_LTO			:= 0
417
418# This option will include EL2 registers in cpu context save and restore during
419# EL2 firmware entry/exit. Internal flag not meant for direct setting.
420# Use SPD=spmd and SPMD_SPM_AT_SEL2=1 or ENABLE_RME=1 to enable
421# CTX_INCLUDE_EL2_REGS.
422CTX_INCLUDE_EL2_REGS		:= 0
423
424# Enable Memory tag extension which is supported for architecture greater
425# than Armv8.5-A
426# By default it is set to "no"
427SUPPORT_STACK_MEMTAG		:= no
428
429# Select workaround for AT speculative behaviour.
430ERRATA_SPECULATIVE_AT		:= 0
431
432# Trap RAS error record access from Non secure
433RAS_TRAP_NS_ERR_REC_ACCESS	:= 0
434
435# Build option to create cot descriptors using fconf
436COT_DESC_IN_DTB			:= 0
437
438# Build option to provide OpenSSL directory path
439OPENSSL_DIR			:= /usr
440
441# Select the openssl binary provided in OPENSSL_DIR variable
442ifeq ("$(wildcard ${OPENSSL_DIR}/bin)", "")
443    OPENSSL_BIN_PATH = ${OPENSSL_DIR}/apps
444else
445    OPENSSL_BIN_PATH = ${OPENSSL_DIR}/bin
446endif
447
448# Build option to use the SP804 timer instead of the generic one
449USE_SP804_TIMER			:= 0
450
451# Build option to define number of firmware banks, used in firmware update
452# metadata structure.
453NR_OF_FW_BANKS			:= 2
454
455# Build option to define number of images in firmware bank, used in firmware
456# update metadata structure.
457NR_OF_IMAGES_IN_FW_BANK		:= 1
458
459# Disable Firmware update support by default
460PSA_FWU_SUPPORT			:= 0
461
462# By default, disable access of trace buffer control registers from NS
463# lower ELs  i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
464# if FEAT_TRBE is implemented.
465# Note FEAT_TRBE is only supported on AArch64 - therefore do not enable in
466# AArch32.
467ifneq (${ARCH},aarch32)
468	ENABLE_TRBE_FOR_NS		:= 0
469else
470	override ENABLE_TRBE_FOR_NS	:= 0
471endif
472
473# By default, disable access to branch record buffer control registers from NS
474# lower ELs i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
475# if FEAT_BRBE is implemented.
476ENABLE_BRBE_FOR_NS		:= 0
477
478# By default, disable access of trace system registers from NS lower
479# ELs  i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused if
480# system register trace is implemented.
481ENABLE_SYS_REG_TRACE_FOR_NS	:= 0
482
483# By default, disable trace filter control registers access to NS
484# lower ELs, i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
485# if FEAT_TRF is implemented.
486ENABLE_TRF_FOR_NS		:= 0
487
488# In v8.6+ platforms with delayed trapping of WFE being supported
489# via FEAT_TWED, this flag takes the delay value to be set in the
490# SCR_EL3.TWEDEL(4bit) field, when FEAT_TWED is implemented.
491# By default it takes 0, and need to be updated by the platforms.
492TWED_DELAY			:= 0
493
494# By default, disable the mocking of RSS provided services
495PLAT_RSS_NOT_SUPPORTED		:= 0
496
497# Dynamic Root of Trust for Measurement support
498DRTM_SUPPORT			:= 0
499
500# Check platform if cache management operations should be performed.
501# Disabled by default.
502CONDITIONAL_CMO			:= 0
503