xref: /rk3399_ARM-atf/make_helpers/defaults.mk (revision f74cb0be8ac80eb3072555cb04eb09375d4cb31f)
12fae4b1eSJeenu Viswambharan#
25b18de09SZelalem Aweke# Copyright (c) 2016-2021, Arm Limited. All rights reserved.
32fae4b1eSJeenu Viswambharan#
482cb2c1aSdp-arm# SPDX-License-Identifier: BSD-3-Clause
52fae4b1eSJeenu Viswambharan#
62fae4b1eSJeenu Viswambharan
72fae4b1eSJeenu Viswambharan# Default, static values for build variables, listed in alphabetic order.
82fae4b1eSJeenu Viswambharan# Dependencies between build options, if any, are handled in the top-level
92fae4b1eSJeenu Viswambharan# Makefile, after this file is included. This ensures that the former is better
102fae4b1eSJeenu Viswambharan# poised to handle dependencies, as all build variables would have a default
112fae4b1eSJeenu Viswambharan# value by then.
122fae4b1eSJeenu Viswambharan
138fd9d4d5SAntonio Nino Diaz# Use T32 by default
148fd9d4d5SAntonio Nino DiazAARCH32_INSTRUCTION_SET		:= T32
158fd9d4d5SAntonio Nino Diaz
162fae4b1eSJeenu Viswambharan# The AArch32 Secure Payload to be built as BL32 image
172fae4b1eSJeenu ViswambharanAARCH32_SP			:= none
182fae4b1eSJeenu Viswambharan
192fae4b1eSJeenu Viswambharan# The Target build architecture. Supported values are: aarch64, aarch32.
202fae4b1eSJeenu ViswambharanARCH				:= aarch64
212fae4b1eSJeenu Viswambharan
22f1821790SAlexei Fedorov# ARM Architecture feature modifiers: none by default
23f1821790SAlexei FedorovARM_ARCH_FEATURE		:= none
24f1821790SAlexei Fedorov
25c877b414SJeenu Viswambharan# ARM Architecture major and minor versions: 8.0 by default.
26c877b414SJeenu ViswambharanARM_ARCH_MAJOR			:= 8
27c877b414SJeenu ViswambharanARM_ARCH_MINOR			:= 0
28c877b414SJeenu Viswambharan
292fae4b1eSJeenu Viswambharan# Base commit to perform code check on
302fae4b1eSJeenu ViswambharanBASE_COMMIT			:= origin/master
312fae4b1eSJeenu Viswambharan
32b1d27b48SRoberto Vargas# Execute BL2 at EL3
33b1d27b48SRoberto VargasBL2_AT_EL3			:= 0
34b1d27b48SRoberto Vargas
3546789a7cSBalint Dobszay# Only use SP packages if SP layout JSON is defined
3646789a7cSBalint DobszayBL2_ENABLE_SP_LOAD		:= 0
3746789a7cSBalint Dobszay
387d173fc5SJiafei Pan# BL2 image is stored in XIP memory, for now, this option is only supported
397d173fc5SJiafei Pan# when BL2_AT_EL3 is 1.
407d173fc5SJiafei PanBL2_IN_XIP_MEM			:= 0
417d173fc5SJiafei Pan
42b90f207aSHadi Asyrafi# Do dcache invalidate upon BL2 entry at EL3
43b90f207aSHadi AsyrafiBL2_INV_DCACHE			:= 1
44b90f207aSHadi Asyrafi
459fc59639SAlexei Fedorov# Select the branch protection features to use.
469fc59639SAlexei FedorovBRANCH_PROTECTION		:= 0
479fc59639SAlexei Fedorov
482fae4b1eSJeenu Viswambharan# By default, consider that the platform may release several CPUs out of reset.
492fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value.
502fae4b1eSJeenu ViswambharanCOLD_BOOT_SINGLE_CPU		:= 0
512fae4b1eSJeenu Viswambharan
523429c77aSJulius Werner# Flag to compile in coreboot support code. Exclude by default. The coreboot
533429c77aSJulius Werner# Makefile system will set this when compiling TF as part of a coreboot image.
543429c77aSJulius WernerCOREBOOT			:= 0
553429c77aSJulius Werner
562fae4b1eSJeenu Viswambharan# For Chain of Trust
572fae4b1eSJeenu ViswambharanCREATE_KEYS			:= 1
582fae4b1eSJeenu Viswambharan
592fae4b1eSJeenu Viswambharan# Build flag to include AArch32 registers in cpu context save and restore during
602fae4b1eSJeenu Viswambharan# world switch. This flag must be set to 0 for AArch64-only platforms.
612fae4b1eSJeenu ViswambharanCTX_INCLUDE_AARCH32_REGS	:= 1
622fae4b1eSJeenu Viswambharan
632fae4b1eSJeenu Viswambharan# Include FP registers in cpu context
642fae4b1eSJeenu ViswambharanCTX_INCLUDE_FPREGS		:= 0
652fae4b1eSJeenu Viswambharan
665283962eSAntonio Nino Diaz# Include pointer authentication (ARMv8.3-PAuth) registers in cpu context. This
675283962eSAntonio Nino Diaz# must be set to 1 if the platform wants to use this feature in the Secure
685283962eSAntonio Nino Diaz# world. It is not needed to use it in the Non-secure world.
695283962eSAntonio Nino DiazCTX_INCLUDE_PAUTH_REGS		:= 0
705283962eSAntonio Nino Diaz
71062f8aafSArunachalam Ganapathy# Include Nested virtualization control (Armv8.4-NV) registers in cpu context.
72062f8aafSArunachalam Ganapathy# This must be set to 1 if architecture implements Nested Virtualization
73062f8aafSArunachalam Ganapathy# Extension and platform wants to use this feature in the Secure world
74062f8aafSArunachalam GanapathyCTX_INCLUDE_NEVE_REGS		:= 0
75062f8aafSArunachalam Ganapathy
762fae4b1eSJeenu Viswambharan# Debug build
772fae4b1eSJeenu ViswambharanDEBUG				:= 0
782fae4b1eSJeenu Viswambharan
797cda17bbSSumit Garg# By default disable authenticated decryption support.
807cda17bbSSumit GargDECRYPTION_SUPPORT		:= none
817cda17bbSSumit Garg
822fae4b1eSJeenu Viswambharan# Build platform
832fae4b1eSJeenu ViswambharanDEFAULT_PLAT			:= fvp
842fae4b1eSJeenu Viswambharan
859e4609f1SChristoph Müllner# Disable the generation of the binary image (ELF only).
869e4609f1SChristoph MüllnerDISABLE_BIN_GENERATION		:= 0
879e4609f1SChristoph Müllner
880063dd17SJavier Almansa Sobrino# Disable MTPMU if FEAT_MTPMU is supported. Default is 0 to keep backwards
890063dd17SJavier Almansa Sobrino# compatibility.
900063dd17SJavier Almansa SobrinoDISABLE_MTPMU			:= 0
910063dd17SJavier Almansa Sobrino
92209a60ccSSoby Mathew# Enable capability to disable authentication dynamically. Only meant for
93209a60ccSSoby Mathew# development platforms.
94209a60ccSSoby MathewDYN_DISABLE_AUTH		:= 0
95209a60ccSSoby Mathew
965f835918SJeenu Viswambharan# Build option to enable MPAM for lower ELs
975f835918SJeenu ViswambharanENABLE_MPAM_FOR_LOWER_ELS	:= 0
985f835918SJeenu Viswambharan
9968120783SChris Kay# Enable the Maximum Power Mitigation Mechanism on supporting cores.
10068120783SChris KayENABLE_MPMM			:= 0
10168120783SChris Kay
10268120783SChris Kay# Enable MPMM configuration via FCONF.
10368120783SChris KayENABLE_MPMM_FCONF		:= 0
10468120783SChris Kay
1053bd17c0fSSoby Mathew# Flag to Enable Position Independant support (PIE)
1063bd17c0fSSoby MathewENABLE_PIE			:= 0
1073bd17c0fSSoby Mathew
1082fae4b1eSJeenu Viswambharan# Flag to enable Performance Measurement Framework
1092fae4b1eSJeenu ViswambharanENABLE_PMF			:= 0
1102fae4b1eSJeenu Viswambharan
1112fae4b1eSJeenu Viswambharan# Flag to enable PSCI STATs functionality
1122fae4b1eSJeenu ViswambharanENABLE_PSCI_STAT		:= 0
1132fae4b1eSJeenu Viswambharan
1145b18de09SZelalem Aweke# Flag to enable Realm Management Extension (FEAT_RME)
1155b18de09SZelalem AwekeENABLE_RME			:= 0
1165b18de09SZelalem Aweke
1172fae4b1eSJeenu Viswambharan# Flag to enable runtime instrumentation using PMF
1182fae4b1eSJeenu ViswambharanENABLE_RUNTIME_INSTRUMENTATION	:= 0
1192fae4b1eSJeenu Viswambharan
12051faada7SDouglas Raillard# Flag to enable stack corruption protection
12151faada7SDouglas RaillardENABLE_STACK_PROTECTOR		:= 0
12251faada7SDouglas Raillard
12321b818c0SJeenu Viswambharan# Flag to enable exception handling in EL3
12421b818c0SJeenu ViswambharanEL3_EXCEPTION_HANDLING		:= 0
12521b818c0SJeenu Viswambharan
1269fc59639SAlexei Fedorov# Flag to enable Branch Target Identification.
1279fc59639SAlexei Fedorov# Internal flag not meant for direct setting.
1289fc59639SAlexei Fedorov# Use BRANCH_PROTECTION to enable BTI.
1299fc59639SAlexei FedorovENABLE_BTI			:= 0
1309fc59639SAlexei Fedorov
1319fc59639SAlexei Fedorov# Flag to enable Pointer Authentication.
1329fc59639SAlexei Fedorov# Internal flag not meant for direct setting.
1339fc59639SAlexei Fedorov# Use BRANCH_PROTECTION to enable PAUTH.
134b86048c4SAntonio Nino DiazENABLE_PAUTH			:= 0
135b86048c4SAntonio Nino Diaz
136cb4ec47bSjohpow01# Flag to enable access to the HCRX_EL2 register by setting SCR_EL3.HXEn.
137cb4ec47bSjohpow01ENABLE_FEAT_HCX			:= 0
138cb4ec47bSjohpow01
139*f74cb0beSJayanth Dodderi Chidanand# Flag to enable access to the HAFGRTR_EL2 register
140*f74cb0beSJayanth Dodderi ChidanandENABLE_FEAT_AMUv1		:= 0
141*f74cb0beSJayanth Dodderi Chidanand
142c6ba9b45SSumit Garg# By default BL31 encryption disabled
143c6ba9b45SSumit GargENCRYPT_BL31			:= 0
144c6ba9b45SSumit Garg
145c6ba9b45SSumit Garg# By default BL32 encryption disabled
146c6ba9b45SSumit GargENCRYPT_BL32			:= 0
147c6ba9b45SSumit Garg
148c6ba9b45SSumit Garg# Default dummy firmware encryption key
149c6ba9b45SSumit GargENC_KEY	:= 1234567890abcdef1234567890abcdef1234567890abcdef1234567890abcdef
150c6ba9b45SSumit Garg
151c6ba9b45SSumit Garg# Default dummy nonce for firmware encryption
152c6ba9b45SSumit GargENC_NONCE			:= 1234567890abcdef12345678
153c6ba9b45SSumit Garg
1542fae4b1eSJeenu Viswambharan# Build flag to treat usage of deprecated platform and framework APIs as error.
1552fae4b1eSJeenu ViswambharanERROR_DEPRECATED		:= 0
1562fae4b1eSJeenu Viswambharan
1571a7c1cfeSJeenu Viswambharan# Fault injection support
1581a7c1cfeSJeenu ViswambharanFAULT_INJECTION_SUPPORT		:= 0
1591a7c1cfeSJeenu Viswambharan
1601c75d5dfSMasahiro Yamada# Byte alignment that each component in FIP is aligned to
1611c75d5dfSMasahiro YamadaFIP_ALIGN			:= 0
1621c75d5dfSMasahiro Yamada
1632fae4b1eSJeenu Viswambharan# Default FIP file name
1642fae4b1eSJeenu ViswambharanFIP_NAME			:= fip.bin
1652fae4b1eSJeenu Viswambharan
1662fae4b1eSJeenu Viswambharan# Default FWU_FIP file name
1672fae4b1eSJeenu ViswambharanFWU_FIP_NAME			:= fwu_fip.bin
1682fae4b1eSJeenu Viswambharan
169c6ba9b45SSumit Garg# By default firmware encryption with SSK
170c6ba9b45SSumit GargFW_ENC_STATUS			:= 0
171c6ba9b45SSumit Garg
1722fae4b1eSJeenu Viswambharan# For Chain of Trust
1732fae4b1eSJeenu ViswambharanGENERATE_COT			:= 0
1742fae4b1eSJeenu Viswambharan
17574dce7faSJeenu Viswambharan# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By
17674dce7faSJeenu Viswambharan# default, they are for Secure EL1.
17774dce7faSJeenu ViswambharanGICV2_G0_FOR_EL3		:= 0
17874dce7faSJeenu Viswambharan
17976454abfSJeenu Viswambharan# Route External Aborts to EL3. Disabled by default; External Aborts are handled
18076454abfSJeenu Viswambharan# by lower ELs.
18176454abfSJeenu ViswambharanHANDLE_EA_EL3_FIRST		:= 0
18276454abfSJeenu Viswambharan
183ae3cf1ffSAlexei Fedorov# Secure hash algorithm flag, accepts 3 values: sha256, sha384 and sha512.
184ae3cf1ffSAlexei Fedorov# The default value is sha256.
185ae3cf1ffSAlexei FedorovHASH_ALG			:= sha256
186ae3cf1ffSAlexei Fedorov
1873c251af3SJeenu Viswambharan# Whether system coherency is managed in hardware, without explicit software
1883c251af3SJeenu Viswambharan# operations.
1893c251af3SJeenu ViswambharanHW_ASSISTED_COHERENCY		:= 0
1903c251af3SJeenu Viswambharan
1912091755cSSoby Mathew# Set the default algorithm for the generation of Trusted Board Boot keys
1922091755cSSoby MathewKEY_ALG				:= rsa
1932091755cSSoby Mathew
194ee15a172SLeonardo Sandoval# Set the default key size in case KEY_ALG is rsa
195ee15a172SLeonardo Sandovalifeq ($(KEY_ALG),rsa)
196ee15a172SLeonardo SandovalKEY_SIZE			:= 2048
197ee15a172SLeonardo Sandovalendif
198ee15a172SLeonardo Sandoval
1998c105290SAlexei Fedorov# Option to build TF with Measured Boot support
2008c105290SAlexei FedorovMEASURED_BOOT			:= 0
2018c105290SAlexei Fedorov
2022fae4b1eSJeenu Viswambharan# NS timer register save and restore
2032fae4b1eSJeenu ViswambharanNS_TIMER_SWITCH			:= 0
2042fae4b1eSJeenu Viswambharan
20577f1f7a1SVarun Wadekar# Include lib/libc in the final image
20677f1f7a1SVarun WadekarOVERRIDE_LIBC			:= 0
20777f1f7a1SVarun Wadekar
2082fae4b1eSJeenu Viswambharan# Build PL011 UART driver in minimal generic UART mode
2092fae4b1eSJeenu ViswambharanPL011_GENERIC_UART		:= 0
2102fae4b1eSJeenu Viswambharan
2112fae4b1eSJeenu Viswambharan# By default, consider that the platform's reset address is not programmable.
2122fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value.
2132fae4b1eSJeenu ViswambharanPROGRAMMABLE_RESET_ADDRESS	:= 0
2142fae4b1eSJeenu Viswambharan
21573308618SAntonio Nino Diaz# Flag used to choose the power state format: Extended State-ID or Original
2162fae4b1eSJeenu ViswambharanPSCI_EXTENDED_STATE_ID		:= 0
2172fae4b1eSJeenu Viswambharan
21814c6016aSJeenu Viswambharan# Enable RAS support
21914c6016aSJeenu ViswambharanRAS_EXTENSION			:= 0
22014c6016aSJeenu Viswambharan
2212fae4b1eSJeenu Viswambharan# By default, BL1 acts as the reset handler, not BL31
2222fae4b1eSJeenu ViswambharanRESET_TO_BL31			:= 0
2232fae4b1eSJeenu Viswambharan
2242fae4b1eSJeenu Viswambharan# For Chain of Trust
2252fae4b1eSJeenu ViswambharanSAVE_KEYS			:= 0
2262fae4b1eSJeenu Viswambharan
227b7cb133eSJeenu Viswambharan# Software Delegated Exception support
228b7cb133eSJeenu ViswambharanSDEI_SUPPORT			:= 0
229b7cb133eSJeenu Viswambharan
2307dfb9911SJimmy Brisson# True Random Number firmware Interface
2317dfb9911SJimmy BrissonTRNG_SUPPORT			:= 0
2327dfb9911SJimmy Brisson
233c7a28aa7SJeremy Linton# SMCCC PCI support
234c7a28aa7SJeremy LintonSMC_PCI_SUPPORT			:= 0
235c7a28aa7SJeremy Linton
2362fae4b1eSJeenu Viswambharan# Whether code and read-only data should be put on separate memory pages. The
2372fae4b1eSJeenu Viswambharan# platform Makefile is free to override this value.
2382fae4b1eSJeenu ViswambharanSEPARATE_CODE_AND_RODATA	:= 0
2392fae4b1eSJeenu Viswambharan
240f8578e64SSamuel Holland# Put NOBITS sections (.bss, stacks, page tables, and coherent memory) in a
241f8578e64SSamuel Holland# separate memory region, which may be discontiguous from the rest of BL31.
242f8578e64SSamuel HollandSEPARATE_NOBITS_REGION		:= 0
243f8578e64SSamuel Holland
2441dcc28cfSDaniel Boulby# If the BL31 image initialisation code is recalimed after use for the secondary
2451dcc28cfSDaniel Boulby# cores stack
2461dcc28cfSDaniel BoulbyRECLAIM_INIT_CODE		:= 0
2471dcc28cfSDaniel Boulby
2482fae4b1eSJeenu Viswambharan# SPD choice
2492fae4b1eSJeenu ViswambharanSPD				:= none
2502fae4b1eSJeenu Viswambharan
2513f3c341aSPaul Beesley# Enable the Management Mode (MM)-based Secure Partition Manager implementation
2523f3c341aSPaul BeesleySPM_MM				:= 0
2532d7b9e5eSAntonio Nino Diaz
254033039f8SMax Shvetsov# Use SPM at S-EL2 as a default config for SPMD
255033039f8SMax ShvetsovSPMD_SPM_AT_SEL2		:= 1
256033039f8SMax Shvetsov
2572fae4b1eSJeenu Viswambharan# Flag to introduce an infinite loop in BL1 just before it exits into the next
2582fae4b1eSJeenu Viswambharan# image. This is meant to help debugging the post-BL2 phase.
2592fae4b1eSJeenu ViswambharanSPIN_ON_BL1_EXIT		:= 0
2602fae4b1eSJeenu Viswambharan
2612fae4b1eSJeenu Viswambharan# Flags to build TF with Trusted Boot support
2622fae4b1eSJeenu ViswambharanTRUSTED_BOARD_BOOT		:= 0
2632fae4b1eSJeenu Viswambharan
264e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses Coherent memory or not.
2652fae4b1eSJeenu ViswambharanUSE_COHERENT_MEM		:= 1
2662fae4b1eSJeenu Viswambharan
2670ca3913dSOlivier Deprez# Build option to add debugfs support
2680ca3913dSOlivier DeprezUSE_DEBUGFS			:= 0
2690ca3913dSOlivier Deprez
2700a6e7e3bSLouis Mayencourt# Build option to fconf based io
271a6de824fSLouis MayencourtARM_IO_IN_DTB			:= 0
272cbf9e84aSBalint Dobszay
273cbf9e84aSBalint Dobszay# Build option to support SDEI through fconf
274cbf9e84aSBalint DobszaySDEI_IN_FCONF			:= 0
275452d5e5eSMadhukar Pappireddy
276452d5e5eSMadhukar Pappireddy# Build option to support Secure Interrupt descriptors through fconf
277452d5e5eSMadhukar PappireddySEC_INT_DESC_IN_FCONF		:= 0
2780a6e7e3bSLouis Mayencourt
279e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses library at ROM
2805accce5bSRoberto VargasUSE_ROMLIB			:= 0
2815accce5bSRoberto Vargas
28260e8f3cfSPetre-Ionut Tudor# Build option to choose whether the xlat tables of BL images can be read-only.
28360e8f3cfSPetre-Ionut Tudor# Note that this only serves as a higher level option to PLAT_RO_XLAT_TABLES,
28460e8f3cfSPetre-Ionut Tudor# which is the per BL-image option that actually enables the read-only tables
28560e8f3cfSPetre-Ionut Tudor# API. The reason for having this additional option is to have a common high
28660e8f3cfSPetre-Ionut Tudor# level makefile where we can check for incompatible features/build options.
28760e8f3cfSPetre-Ionut TudorALLOW_RO_XLAT_TABLES		:= 0
28860e8f3cfSPetre-Ionut Tudor
2893bff910dSSandrine Bailleux# Chain of trust.
2903bff910dSSandrine BailleuxCOT				:= tbbr
2913bff910dSSandrine Bailleux
292bb41eb7aSMasahiro Yamada# Use tbbr_oid.h instead of platform_oid.h
293e23e057eSAntonio Nino DiazUSE_TBBR_DEFS			:= 1
294bb41eb7aSMasahiro Yamada
2952fae4b1eSJeenu Viswambharan# Build verbosity
2962fae4b1eSJeenu ViswambharanV				:= 0
297bcc3c49cSSoby Mathew
298bcc3c49cSSoby Mathew# Whether to enable D-Cache early during warm boot. This is usually
299bcc3c49cSSoby Mathew# applicable for platforms wherein interconnect programming is not
300bcc3c49cSSoby Mathew# required to enable cache coherency after warm reset (eg: single cluster
301bcc3c49cSSoby Mathew# platforms).
302bcc3c49cSSoby MathewWARMBOOT_ENABLE_DCACHE_EARLY	:= 0
303d832aee9Sdp-arm
304c776deedSDimitris Papastamos# Build option to enable/disable the Statistical Profiling Extensions
305d832aee9Sdp-armENABLE_SPE_FOR_LOWER_ELS	:= 1
306d832aee9Sdp-arm
307c776deedSDimitris Papastamos# SPE is only supported on AArch64 so disable it on AArch32.
308d832aee9Sdp-armifeq (${ARCH},aarch32)
309d832aee9Sdp-arm	override ENABLE_SPE_FOR_LOWER_ELS := 0
310d832aee9Sdp-armendif
3110319a977SDimitris Papastamos
3129dd94382SJustin Chadwell# Include Memory Tagging Extension registers in cpu context. This must be set
3139dd94382SJustin Chadwell# to 1 if the platform wants to use this feature in the Secure world and MTE is
3149dd94382SJustin Chadwell# enabled at ELX.
3159dd94382SJustin ChadwellCTX_INCLUDE_MTE_REGS		:= 0
3169dd94382SJustin Chadwell
3170319a977SDimitris PapastamosENABLE_AMU			:= 0
3181fd685a7SChris KayENABLE_AMU_AUXILIARY_COUNTERS	:= 0
319742ca230SChris KayENABLE_AMU_FCONF		:= 0
320873d4241Sjohpow01AMU_RESTRICT_COUNTERS		:= 0
3211a853370SDavid Cunado
322dc78e62dSjohpow01# Enable SVE for non-secure world by default
3231a853370SDavid CunadoENABLE_SVE_FOR_NS		:= 1
3240c5e7d1cSMax ShvetsovENABLE_SVE_FOR_SWD		:= 0
325dc78e62dSjohpow01
326dc78e62dSjohpow01# SME defaults to disabled
327dc78e62dSjohpow01ENABLE_SME_FOR_NS		:= 0
328dc78e62dSjohpow01ENABLE_SME_FOR_SWD		:= 0
329dc78e62dSjohpow01
330dc78e62dSjohpow01# If SME is enabled then force SVE off
331dc78e62dSjohpow01ifeq (${ENABLE_SME_FOR_NS},1)
3321a853370SDavid Cunado	override ENABLE_SVE_FOR_NS	:= 0
3330c5e7d1cSMax Shvetsov	override ENABLE_SVE_FOR_SWD	:= 0
3341a853370SDavid Cunadoendif
3351f461979SJustin Chadwell
3361f461979SJustin ChadwellSANITIZE_UB := off
337c97cba4eSSoby Mathew
338c97cba4eSSoby Mathew# For ARMv8.1 (AArch64) platforms, enabling this option selects the spinlock
339c97cba4eSSoby Mathew# implementation variant using the ARMv8.1-LSE compare-and-swap instruction.
340c97cba4eSSoby Mathew# Default: disabled
341c97cba4eSSoby MathewUSE_SPINLOCK_CAS := 0
342edbce9aaSzelalem-aweke
343edbce9aaSzelalem-aweke# Enable Link Time Optimization
344edbce9aaSzelalem-awekeENABLE_LTO			:= 0
34528f39f02SMax Shvetsov
34628f39f02SMax Shvetsov# Build flag to include EL2 registers in cpu context save and restore during
34728f39f02SMax Shvetsov# S-EL2 firmware entry/exit. This flag is to be used with SPD=spmd option.
34828f39f02SMax Shvetsov# Default is 0.
34928f39f02SMax ShvetsovCTX_INCLUDE_EL2_REGS		:= 0
3507ff088d1SManish V Badarkhe
3517ff088d1SManish V Badarkhe# Enable Memory tag extension which is supported for architecture greater
3527ff088d1SManish V Badarkhe# than Armv8.5-A
3537ff088d1SManish V Badarkhe# By default it is set to "no"
3547ff088d1SManish V BadarkheSUPPORT_STACK_MEMTAG		:= no
35545aecff0SManish V Badarkhe
35645aecff0SManish V Badarkhe# Select workaround for AT speculative behaviour.
35745aecff0SManish V BadarkheERRATA_SPECULATIVE_AT		:= 0
358fbc44bd1SVarun Wadekar
359fbc44bd1SVarun Wadekar# Trap RAS error record access from lower EL
360fbc44bd1SVarun WadekarRAS_TRAP_LOWER_EL_ERR_ACCESS	:= 0
36184ef9cd8SManish V Badarkhe
36284ef9cd8SManish V Badarkhe# Build option to create cot descriptors using fconf
36384ef9cd8SManish V BadarkheCOT_DESC_IN_DTB			:= 0
364582e4e7bSManish V Badarkhe
365582e4e7bSManish V Badarkhe# Build option to provide openssl directory path
366582e4e7bSManish V BadarkheOPENSSL_DIR			:= /usr
367fddfb3baSMadhukar Pappireddy
368fddfb3baSMadhukar Pappireddy# Build option to use the SP804 timer instead of the generic one
369fddfb3baSMadhukar PappireddyUSE_SP804_TIMER			:= 0
3705357f83dSManish V Badarkhe
3715357f83dSManish V Badarkhe# Build option to define number of firmware banks, used in firmware update
3725357f83dSManish V Badarkhe# metadata structure.
3735357f83dSManish V BadarkheNR_OF_FW_BANKS			:= 2
3745357f83dSManish V Badarkhe
3755357f83dSManish V Badarkhe# Build option to define number of images in firmware bank, used in firmware
3765357f83dSManish V Badarkhe# update metadata structure.
3775357f83dSManish V BadarkheNR_OF_IMAGES_IN_FW_BANK		:= 1
378396b339dSManish V Badarkhe
379396b339dSManish V Badarkhe# Disable Firmware update support by default
380396b339dSManish V BadarkhePSA_FWU_SUPPORT			:= 0
381813524eaSManish V Badarkhe
382813524eaSManish V Badarkhe# By default, disable access of trace buffer control registers from NS
383813524eaSManish V Badarkhe# lower ELs  i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
384813524eaSManish V Badarkhe# if FEAT_TRBE is implemented.
385813524eaSManish V Badarkhe# Note FEAT_TRBE is only supported on AArch64 - therefore do not enable in
386813524eaSManish V Badarkhe# AArch32.
387813524eaSManish V Badarkheifneq (${ARCH},aarch32)
388813524eaSManish V Badarkhe	ENABLE_TRBE_FOR_NS		:= 0
389813524eaSManish V Badarkheelse
390813524eaSManish V Badarkhe	override ENABLE_TRBE_FOR_NS	:= 0
391813524eaSManish V Badarkheendif
392d4582d30SManish V Badarkhe
393d4582d30SManish V Badarkhe# By default, disable access of trace system registers from NS lower
394d4582d30SManish V Badarkhe# ELs  i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused if
395d4582d30SManish V Badarkhe# system register trace is implemented.
396d4582d30SManish V BadarkheENABLE_SYS_REG_TRACE_FOR_NS	:= 0
3978fcd3d96SManish V Badarkhe
3988fcd3d96SManish V Badarkhe# By default, disable trace filter control registers access to NS
3998fcd3d96SManish V Badarkhe# lower ELs, i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
4008fcd3d96SManish V Badarkhe# if FEAT_TRF is implemented.
4018fcd3d96SManish V BadarkheENABLE_TRF_FOR_NS		:= 0
402