xref: /rk3399_ARM-atf/make_helpers/defaults.mk (revision e23e057e772150124cbc533452ecf2e589da206c)
12fae4b1eSJeenu Viswambharan#
2bc1a03c7SDan Handley# Copyright (c) 2016-2018, ARM Limited and Contributors. All rights reserved.
32fae4b1eSJeenu Viswambharan#
482cb2c1aSdp-arm# SPDX-License-Identifier: BSD-3-Clause
52fae4b1eSJeenu Viswambharan#
62fae4b1eSJeenu Viswambharan
72fae4b1eSJeenu Viswambharan# Default, static values for build variables, listed in alphabetic order.
82fae4b1eSJeenu Viswambharan# Dependencies between build options, if any, are handled in the top-level
92fae4b1eSJeenu Viswambharan# Makefile, after this file is included. This ensures that the former is better
102fae4b1eSJeenu Viswambharan# poised to handle dependencies, as all build variables would have a default
112fae4b1eSJeenu Viswambharan# value by then.
122fae4b1eSJeenu Viswambharan
138fd9d4d5SAntonio Nino Diaz# Use T32 by default
148fd9d4d5SAntonio Nino DiazAARCH32_INSTRUCTION_SET		:= T32
158fd9d4d5SAntonio Nino Diaz
162fae4b1eSJeenu Viswambharan# The AArch32 Secure Payload to be built as BL32 image
172fae4b1eSJeenu ViswambharanAARCH32_SP			:= none
182fae4b1eSJeenu Viswambharan
192fae4b1eSJeenu Viswambharan# The Target build architecture. Supported values are: aarch64, aarch32.
202fae4b1eSJeenu ViswambharanARCH				:= aarch64
212fae4b1eSJeenu Viswambharan
22c877b414SJeenu Viswambharan# ARM Architecture major and minor versions: 8.0 by default.
23c877b414SJeenu ViswambharanARM_ARCH_MAJOR			:= 8
24c877b414SJeenu ViswambharanARM_ARCH_MINOR			:= 0
25c877b414SJeenu Viswambharan
262fae4b1eSJeenu Viswambharan# Determine the version of ARM GIC architecture to use for interrupt management
272fae4b1eSJeenu Viswambharan# in EL3. The platform port can change this value if needed.
282fae4b1eSJeenu ViswambharanARM_GIC_ARCH			:= 2
292fae4b1eSJeenu Viswambharan
302fae4b1eSJeenu Viswambharan# Base commit to perform code check on
312fae4b1eSJeenu ViswambharanBASE_COMMIT			:= origin/master
322fae4b1eSJeenu Viswambharan
33b1d27b48SRoberto Vargas# Execute BL2 at EL3
34b1d27b48SRoberto VargasBL2_AT_EL3			:= 0
35b1d27b48SRoberto Vargas
367d173fc5SJiafei Pan# BL2 image is stored in XIP memory, for now, this option is only supported
377d173fc5SJiafei Pan# when BL2_AT_EL3 is 1.
387d173fc5SJiafei PanBL2_IN_XIP_MEM			:= 0
397d173fc5SJiafei Pan
402fae4b1eSJeenu Viswambharan# By default, consider that the platform may release several CPUs out of reset.
412fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value.
422fae4b1eSJeenu ViswambharanCOLD_BOOT_SINGLE_CPU		:= 0
432fae4b1eSJeenu Viswambharan
443429c77aSJulius Werner# Flag to compile in coreboot support code. Exclude by default. The coreboot
453429c77aSJulius Werner# Makefile system will set this when compiling TF as part of a coreboot image.
463429c77aSJulius WernerCOREBOOT			:= 0
473429c77aSJulius Werner
482fae4b1eSJeenu Viswambharan# For Chain of Trust
492fae4b1eSJeenu ViswambharanCREATE_KEYS			:= 1
502fae4b1eSJeenu Viswambharan
512fae4b1eSJeenu Viswambharan# Build flag to include AArch32 registers in cpu context save and restore during
522fae4b1eSJeenu Viswambharan# world switch. This flag must be set to 0 for AArch64-only platforms.
532fae4b1eSJeenu ViswambharanCTX_INCLUDE_AARCH32_REGS	:= 1
542fae4b1eSJeenu Viswambharan
552fae4b1eSJeenu Viswambharan# Include FP registers in cpu context
562fae4b1eSJeenu ViswambharanCTX_INCLUDE_FPREGS		:= 0
572fae4b1eSJeenu Viswambharan
582fae4b1eSJeenu Viswambharan# Debug build
592fae4b1eSJeenu ViswambharanDEBUG				:= 0
602fae4b1eSJeenu Viswambharan
612fae4b1eSJeenu Viswambharan# Build platform
622fae4b1eSJeenu ViswambharanDEFAULT_PLAT			:= fvp
632fae4b1eSJeenu Viswambharan
64209a60ccSSoby Mathew# Enable capability to disable authentication dynamically. Only meant for
65209a60ccSSoby Mathew# development platforms.
66209a60ccSSoby MathewDYN_DISABLE_AUTH		:= 0
67209a60ccSSoby Mathew
685f835918SJeenu Viswambharan# Build option to enable MPAM for lower ELs
695f835918SJeenu ViswambharanENABLE_MPAM_FOR_LOWER_ELS	:= 0
705f835918SJeenu Viswambharan
712fae4b1eSJeenu Viswambharan# Flag to enable Performance Measurement Framework
722fae4b1eSJeenu ViswambharanENABLE_PMF			:= 0
732fae4b1eSJeenu Viswambharan
742fae4b1eSJeenu Viswambharan# Flag to enable PSCI STATs functionality
752fae4b1eSJeenu ViswambharanENABLE_PSCI_STAT		:= 0
762fae4b1eSJeenu Viswambharan
772fae4b1eSJeenu Viswambharan# Flag to enable runtime instrumentation using PMF
782fae4b1eSJeenu ViswambharanENABLE_RUNTIME_INSTRUMENTATION	:= 0
792fae4b1eSJeenu Viswambharan
8051faada7SDouglas Raillard# Flag to enable stack corruption protection
8151faada7SDouglas RaillardENABLE_STACK_PROTECTOR		:= 0
8251faada7SDouglas Raillard
8321b818c0SJeenu Viswambharan# Flag to enable exception handling in EL3
8421b818c0SJeenu ViswambharanEL3_EXCEPTION_HANDLING		:= 0
8521b818c0SJeenu Viswambharan
862fae4b1eSJeenu Viswambharan# Build flag to treat usage of deprecated platform and framework APIs as error.
872fae4b1eSJeenu ViswambharanERROR_DEPRECATED		:= 0
882fae4b1eSJeenu Viswambharan
891a7c1cfeSJeenu Viswambharan# Fault injection support
901a7c1cfeSJeenu ViswambharanFAULT_INJECTION_SUPPORT		:= 0
911a7c1cfeSJeenu Viswambharan
921c75d5dfSMasahiro Yamada# Byte alignment that each component in FIP is aligned to
931c75d5dfSMasahiro YamadaFIP_ALIGN			:= 0
941c75d5dfSMasahiro Yamada
952fae4b1eSJeenu Viswambharan# Default FIP file name
962fae4b1eSJeenu ViswambharanFIP_NAME			:= fip.bin
972fae4b1eSJeenu Viswambharan
982fae4b1eSJeenu Viswambharan# Default FWU_FIP file name
992fae4b1eSJeenu ViswambharanFWU_FIP_NAME			:= fwu_fip.bin
1002fae4b1eSJeenu Viswambharan
1012fae4b1eSJeenu Viswambharan# For Chain of Trust
1022fae4b1eSJeenu ViswambharanGENERATE_COT			:= 0
1032fae4b1eSJeenu Viswambharan
10474dce7faSJeenu Viswambharan# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By
10574dce7faSJeenu Viswambharan# default, they are for Secure EL1.
10674dce7faSJeenu ViswambharanGICV2_G0_FOR_EL3		:= 0
10774dce7faSJeenu Viswambharan
10876454abfSJeenu Viswambharan# Route External Aborts to EL3. Disabled by default; External Aborts are handled
10976454abfSJeenu Viswambharan# by lower ELs.
11076454abfSJeenu ViswambharanHANDLE_EA_EL3_FIRST		:= 0
11176454abfSJeenu Viswambharan
1123c251af3SJeenu Viswambharan# Whether system coherency is managed in hardware, without explicit software
1133c251af3SJeenu Viswambharan# operations.
1143c251af3SJeenu ViswambharanHW_ASSISTED_COHERENCY		:= 0
1153c251af3SJeenu Viswambharan
1162091755cSSoby Mathew# Set the default algorithm for the generation of Trusted Board Boot keys
1172091755cSSoby MathewKEY_ALG				:= rsa
1182091755cSSoby Mathew
119bc1a03c7SDan Handley# Enable use of the console API allowing multiple consoles to be registered
120bc1a03c7SDan Handley# at the same time.
121bc1a03c7SDan HandleyMULTI_CONSOLE_API		:= 0
1229536bae6SJulius Werner
1232fae4b1eSJeenu Viswambharan# NS timer register save and restore
1242fae4b1eSJeenu ViswambharanNS_TIMER_SWITCH			:= 0
1252fae4b1eSJeenu Viswambharan
1262fae4b1eSJeenu Viswambharan# Build PL011 UART driver in minimal generic UART mode
1272fae4b1eSJeenu ViswambharanPL011_GENERIC_UART		:= 0
1282fae4b1eSJeenu Viswambharan
1292fae4b1eSJeenu Viswambharan# By default, consider that the platform's reset address is not programmable.
1302fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value.
1312fae4b1eSJeenu ViswambharanPROGRAMMABLE_RESET_ADDRESS	:= 0
1322fae4b1eSJeenu Viswambharan
1332fae4b1eSJeenu Viswambharan# Flag used to choose the power state format viz Extended State-ID or the
1342fae4b1eSJeenu Viswambharan# Original format.
1352fae4b1eSJeenu ViswambharanPSCI_EXTENDED_STATE_ID		:= 0
1362fae4b1eSJeenu Viswambharan
13714c6016aSJeenu Viswambharan# Enable RAS support
13814c6016aSJeenu ViswambharanRAS_EXTENSION			:= 0
13914c6016aSJeenu Viswambharan
1402fae4b1eSJeenu Viswambharan# By default, BL1 acts as the reset handler, not BL31
1412fae4b1eSJeenu ViswambharanRESET_TO_BL31			:= 0
1422fae4b1eSJeenu Viswambharan
1432fae4b1eSJeenu Viswambharan# For Chain of Trust
1442fae4b1eSJeenu ViswambharanSAVE_KEYS			:= 0
1452fae4b1eSJeenu Viswambharan
146b7cb133eSJeenu Viswambharan# Software Delegated Exception support
147b7cb133eSJeenu ViswambharanSDEI_SUPPORT            	:= 0
148b7cb133eSJeenu Viswambharan
1492fae4b1eSJeenu Viswambharan# Whether code and read-only data should be put on separate memory pages. The
1502fae4b1eSJeenu Viswambharan# platform Makefile is free to override this value.
1512fae4b1eSJeenu ViswambharanSEPARATE_CODE_AND_RODATA	:= 0
1522fae4b1eSJeenu Viswambharan
1532f370465SAntonio Nino Diaz# Default to SMCCC Version 1.X
1542f370465SAntonio Nino DiazSMCCC_MAJOR_VERSION		:= 1
1552f370465SAntonio Nino Diaz
1562fae4b1eSJeenu Viswambharan# SPD choice
1572fae4b1eSJeenu ViswambharanSPD				:= none
1582fae4b1eSJeenu Viswambharan
1592fccb228SAntonio Nino Diaz# For including the Secure Partition Manager
1602fccb228SAntonio Nino DiazENABLE_SPM			:= 0
1612fccb228SAntonio Nino Diaz
1622fae4b1eSJeenu Viswambharan# Flag to introduce an infinite loop in BL1 just before it exits into the next
1632fae4b1eSJeenu Viswambharan# image. This is meant to help debugging the post-BL2 phase.
1642fae4b1eSJeenu ViswambharanSPIN_ON_BL1_EXIT		:= 0
1652fae4b1eSJeenu Viswambharan
1662fae4b1eSJeenu Viswambharan# Flags to build TF with Trusted Boot support
1672fae4b1eSJeenu ViswambharanTRUSTED_BOARD_BOOT		:= 0
1682fae4b1eSJeenu Viswambharan
169*e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses Coherent memory or not.
1702fae4b1eSJeenu ViswambharanUSE_COHERENT_MEM		:= 1
1712fae4b1eSJeenu Viswambharan
172*e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses library at ROM
1735accce5bSRoberto VargasUSE_ROMLIB			:= 0
1745accce5bSRoberto Vargas
175bb41eb7aSMasahiro Yamada# Use tbbr_oid.h instead of platform_oid.h
176*e23e057eSAntonio Nino DiazUSE_TBBR_DEFS			:= 1
177bb41eb7aSMasahiro Yamada
1782fae4b1eSJeenu Viswambharan# Build verbosity
1792fae4b1eSJeenu ViswambharanV				:= 0
180bcc3c49cSSoby Mathew
181bcc3c49cSSoby Mathew# Whether to enable D-Cache early during warm boot. This is usually
182bcc3c49cSSoby Mathew# applicable for platforms wherein interconnect programming is not
183bcc3c49cSSoby Mathew# required to enable cache coherency after warm reset (eg: single cluster
184bcc3c49cSSoby Mathew# platforms).
185bcc3c49cSSoby MathewWARMBOOT_ENABLE_DCACHE_EARLY	:= 0
186d832aee9Sdp-arm
187c776deedSDimitris Papastamos# Build option to enable/disable the Statistical Profiling Extensions
188d832aee9Sdp-armENABLE_SPE_FOR_LOWER_ELS	:= 1
189d832aee9Sdp-arm
190c776deedSDimitris Papastamos# SPE is only supported on AArch64 so disable it on AArch32.
191d832aee9Sdp-armifeq (${ARCH},aarch32)
192d832aee9Sdp-arm    override ENABLE_SPE_FOR_LOWER_ELS := 0
193d832aee9Sdp-armendif
1940319a977SDimitris Papastamos
1950319a977SDimitris PapastamosENABLE_AMU			:= 0
1961a853370SDavid Cunado
1971a853370SDavid Cunado# By default, enable Scalable Vector Extension if implemented for Non-secure
1981a853370SDavid Cunado# lower ELs
1991a853370SDavid Cunado# Note SVE is only supported on AArch64 - therefore do not enable in AArch32
2001a853370SDavid Cunadoifneq (${ARCH},aarch32)
2011a853370SDavid Cunado    ENABLE_SVE_FOR_NS		:= 1
2021a853370SDavid Cunadoelse
2031a853370SDavid Cunado    override ENABLE_SVE_FOR_NS	:= 0
2041a853370SDavid Cunadoendif
205