12fae4b1eSJeenu Viswambharan# 27d33ffe4SDaniel Boulby# Copyright (c) 2016-2022, Arm Limited. All rights reserved. 32fae4b1eSJeenu Viswambharan# 482cb2c1aSdp-arm# SPDX-License-Identifier: BSD-3-Clause 52fae4b1eSJeenu Viswambharan# 62fae4b1eSJeenu Viswambharan 72fae4b1eSJeenu Viswambharan# Default, static values for build variables, listed in alphabetic order. 82fae4b1eSJeenu Viswambharan# Dependencies between build options, if any, are handled in the top-level 92fae4b1eSJeenu Viswambharan# Makefile, after this file is included. This ensures that the former is better 102fae4b1eSJeenu Viswambharan# poised to handle dependencies, as all build variables would have a default 112fae4b1eSJeenu Viswambharan# value by then. 122fae4b1eSJeenu Viswambharan 138fd9d4d5SAntonio Nino Diaz# Use T32 by default 148fd9d4d5SAntonio Nino DiazAARCH32_INSTRUCTION_SET := T32 158fd9d4d5SAntonio Nino Diaz 162fae4b1eSJeenu Viswambharan# The AArch32 Secure Payload to be built as BL32 image 172fae4b1eSJeenu ViswambharanAARCH32_SP := none 182fae4b1eSJeenu Viswambharan 192fae4b1eSJeenu Viswambharan# The Target build architecture. Supported values are: aarch64, aarch32. 202fae4b1eSJeenu ViswambharanARCH := aarch64 212fae4b1eSJeenu Viswambharan 22f1821790SAlexei Fedorov# ARM Architecture feature modifiers: none by default 23f1821790SAlexei FedorovARM_ARCH_FEATURE := none 24f1821790SAlexei Fedorov 25c877b414SJeenu Viswambharan# ARM Architecture major and minor versions: 8.0 by default. 26c877b414SJeenu ViswambharanARM_ARCH_MAJOR := 8 27c877b414SJeenu ViswambharanARM_ARCH_MINOR := 0 28c877b414SJeenu Viswambharan 292fae4b1eSJeenu Viswambharan# Base commit to perform code check on 302fae4b1eSJeenu ViswambharanBASE_COMMIT := origin/master 312fae4b1eSJeenu Viswambharan 32b1d27b48SRoberto Vargas# Execute BL2 at EL3 33b1d27b48SRoberto VargasBL2_AT_EL3 := 0 34b1d27b48SRoberto Vargas 3546789a7cSBalint Dobszay# Only use SP packages if SP layout JSON is defined 3646789a7cSBalint DobszayBL2_ENABLE_SP_LOAD := 0 3746789a7cSBalint Dobszay 387d173fc5SJiafei Pan# BL2 image is stored in XIP memory, for now, this option is only supported 397d173fc5SJiafei Pan# when BL2_AT_EL3 is 1. 407d173fc5SJiafei PanBL2_IN_XIP_MEM := 0 417d173fc5SJiafei Pan 42b90f207aSHadi Asyrafi# Do dcache invalidate upon BL2 entry at EL3 43b90f207aSHadi AsyrafiBL2_INV_DCACHE := 1 44b90f207aSHadi Asyrafi 459fc59639SAlexei Fedorov# Select the branch protection features to use. 469fc59639SAlexei FedorovBRANCH_PROTECTION := 0 479fc59639SAlexei Fedorov 482fae4b1eSJeenu Viswambharan# By default, consider that the platform may release several CPUs out of reset. 492fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value. 502fae4b1eSJeenu ViswambharanCOLD_BOOT_SINGLE_CPU := 0 512fae4b1eSJeenu Viswambharan 523429c77aSJulius Werner# Flag to compile in coreboot support code. Exclude by default. The coreboot 533429c77aSJulius Werner# Makefile system will set this when compiling TF as part of a coreboot image. 543429c77aSJulius WernerCOREBOOT := 0 553429c77aSJulius Werner 562fae4b1eSJeenu Viswambharan# For Chain of Trust 572fae4b1eSJeenu ViswambharanCREATE_KEYS := 1 582fae4b1eSJeenu Viswambharan 592fae4b1eSJeenu Viswambharan# Build flag to include AArch32 registers in cpu context save and restore during 602fae4b1eSJeenu Viswambharan# world switch. This flag must be set to 0 for AArch64-only platforms. 612fae4b1eSJeenu ViswambharanCTX_INCLUDE_AARCH32_REGS := 1 622fae4b1eSJeenu Viswambharan 632fae4b1eSJeenu Viswambharan# Include FP registers in cpu context 642fae4b1eSJeenu ViswambharanCTX_INCLUDE_FPREGS := 0 652fae4b1eSJeenu Viswambharan 665283962eSAntonio Nino Diaz# Include pointer authentication (ARMv8.3-PAuth) registers in cpu context. This 675283962eSAntonio Nino Diaz# must be set to 1 if the platform wants to use this feature in the Secure 685283962eSAntonio Nino Diaz# world. It is not needed to use it in the Non-secure world. 695283962eSAntonio Nino DiazCTX_INCLUDE_PAUTH_REGS := 0 705283962eSAntonio Nino Diaz 71062f8aafSArunachalam Ganapathy# Include Nested virtualization control (Armv8.4-NV) registers in cpu context. 72062f8aafSArunachalam Ganapathy# This must be set to 1 if architecture implements Nested Virtualization 73062f8aafSArunachalam Ganapathy# Extension and platform wants to use this feature in the Secure world 74062f8aafSArunachalam GanapathyCTX_INCLUDE_NEVE_REGS := 0 75062f8aafSArunachalam Ganapathy 762fae4b1eSJeenu Viswambharan# Debug build 772fae4b1eSJeenu ViswambharanDEBUG := 0 782fae4b1eSJeenu Viswambharan 797cda17bbSSumit Garg# By default disable authenticated decryption support. 807cda17bbSSumit GargDECRYPTION_SUPPORT := none 817cda17bbSSumit Garg 822fae4b1eSJeenu Viswambharan# Build platform 832fae4b1eSJeenu ViswambharanDEFAULT_PLAT := fvp 842fae4b1eSJeenu Viswambharan 859e4609f1SChristoph Müllner# Disable the generation of the binary image (ELF only). 869e4609f1SChristoph MüllnerDISABLE_BIN_GENERATION := 0 879e4609f1SChristoph Müllner 880063dd17SJavier Almansa Sobrino# Disable MTPMU if FEAT_MTPMU is supported. Default is 0 to keep backwards 890063dd17SJavier Almansa Sobrino# compatibility. 900063dd17SJavier Almansa SobrinoDISABLE_MTPMU := 0 910063dd17SJavier Almansa Sobrino 92209a60ccSSoby Mathew# Enable capability to disable authentication dynamically. Only meant for 93209a60ccSSoby Mathew# development platforms. 94209a60ccSSoby MathewDYN_DISABLE_AUTH := 0 95209a60ccSSoby Mathew 965f835918SJeenu Viswambharan# Build option to enable MPAM for lower ELs 975f835918SJeenu ViswambharanENABLE_MPAM_FOR_LOWER_ELS := 0 985f835918SJeenu Viswambharan 9968120783SChris Kay# Enable the Maximum Power Mitigation Mechanism on supporting cores. 10068120783SChris KayENABLE_MPMM := 0 10168120783SChris Kay 10268120783SChris Kay# Enable MPMM configuration via FCONF. 10368120783SChris KayENABLE_MPMM_FCONF := 0 10468120783SChris Kay 1053bd17c0fSSoby Mathew# Flag to Enable Position Independant support (PIE) 1063bd17c0fSSoby MathewENABLE_PIE := 0 1073bd17c0fSSoby Mathew 1082fae4b1eSJeenu Viswambharan# Flag to enable Performance Measurement Framework 1092fae4b1eSJeenu ViswambharanENABLE_PMF := 0 1102fae4b1eSJeenu Viswambharan 1112fae4b1eSJeenu Viswambharan# Flag to enable PSCI STATs functionality 1122fae4b1eSJeenu ViswambharanENABLE_PSCI_STAT := 0 1132fae4b1eSJeenu Viswambharan 1145b18de09SZelalem Aweke# Flag to enable Realm Management Extension (FEAT_RME) 1155b18de09SZelalem AwekeENABLE_RME := 0 1165b18de09SZelalem Aweke 1172fae4b1eSJeenu Viswambharan# Flag to enable runtime instrumentation using PMF 1182fae4b1eSJeenu ViswambharanENABLE_RUNTIME_INSTRUMENTATION := 0 1192fae4b1eSJeenu Viswambharan 12051faada7SDouglas Raillard# Flag to enable stack corruption protection 12151faada7SDouglas RaillardENABLE_STACK_PROTECTOR := 0 12251faada7SDouglas Raillard 12321b818c0SJeenu Viswambharan# Flag to enable exception handling in EL3 12421b818c0SJeenu ViswambharanEL3_EXCEPTION_HANDLING := 0 12521b818c0SJeenu Viswambharan 1269fc59639SAlexei Fedorov# Flag to enable Branch Target Identification. 1279fc59639SAlexei Fedorov# Internal flag not meant for direct setting. 1289fc59639SAlexei Fedorov# Use BRANCH_PROTECTION to enable BTI. 1299fc59639SAlexei FedorovENABLE_BTI := 0 1309fc59639SAlexei Fedorov 1319fc59639SAlexei Fedorov# Flag to enable Pointer Authentication. 1329fc59639SAlexei Fedorov# Internal flag not meant for direct setting. 1339fc59639SAlexei Fedorov# Use BRANCH_PROTECTION to enable PAUTH. 134b86048c4SAntonio Nino DiazENABLE_PAUTH := 0 135b86048c4SAntonio Nino Diaz 136f74cb0beSJayanth Dodderi Chidanand# Flag to enable access to the HAFGRTR_EL2 register 137f74cb0beSJayanth Dodderi ChidanandENABLE_FEAT_AMUv1 := 0 138f74cb0beSJayanth Dodderi Chidanand 1396a0da736SJayanth Dodderi Chidanand# Flag to enable AMUv1p1 extension. 1406a0da736SJayanth Dodderi ChidanandENABLE_FEAT_AMUv1p1 := 0 1416a0da736SJayanth Dodderi Chidanand 1426a0da736SJayanth Dodderi Chidanand# Flag to enable CSV2_2 extension. 1436a0da736SJayanth Dodderi ChidanandENABLE_FEAT_CSV2_2 := 0 1446a0da736SJayanth Dodderi Chidanand 1456a0da736SJayanth Dodderi Chidanand# Flag to enable access to the HCRX_EL2 register by setting SCR_EL3.HXEn. 1466a0da736SJayanth Dodderi ChidanandENABLE_FEAT_HCX := 0 1476a0da736SJayanth Dodderi Chidanand 148820371b1SJayanth Dodderi Chidanand# Flag to enable access to the HDFGRTR_EL2 register 149820371b1SJayanth Dodderi ChidanandENABLE_FEAT_FGT := 0 150820371b1SJayanth Dodderi Chidanand 151820371b1SJayanth Dodderi Chidanand# Flag to enable access to the CNTPOFF_EL2 register 152820371b1SJayanth Dodderi ChidanandENABLE_FEAT_ECV := 0 153820371b1SJayanth Dodderi Chidanand 1547d33ffe4SDaniel Boulby# Flag to enable use of the DIT feature. 1557d33ffe4SDaniel BoulbyENABLE_FEAT_DIT := 0 1567d33ffe4SDaniel Boulby 1576a0da736SJayanth Dodderi Chidanand# Flag to enable access to Privileged Access Never bit of PSTATE. 1586a0da736SJayanth Dodderi ChidanandENABLE_FEAT_PAN := 0 1596a0da736SJayanth Dodderi Chidanand 1606a0da736SJayanth Dodderi Chidanand# Flag to enable access to the Random Number Generator registers 1616a0da736SJayanth Dodderi ChidanandENABLE_FEAT_RNG := 0 1626a0da736SJayanth Dodderi Chidanand 1636a0da736SJayanth Dodderi Chidanand# Flag to enable Speculation Barrier Instruction 1646a0da736SJayanth Dodderi ChidanandENABLE_FEAT_SB := 0 1656a0da736SJayanth Dodderi Chidanand 1666a0da736SJayanth Dodderi Chidanand# Flag to enable Secure EL-2 feature. 1676a0da736SJayanth Dodderi ChidanandENABLE_FEAT_SEL2 := 0 1686a0da736SJayanth Dodderi Chidanand 1696a0da736SJayanth Dodderi Chidanand# Flag to enable Virtualization Host Extensions 1706a0da736SJayanth Dodderi ChidanandENABLE_FEAT_VHE := 0 1716a0da736SJayanth Dodderi Chidanand 172781d07a4SJayanth Dodderi Chidanand# Flag to enable delayed trapping of WFE instruction (FEAT_TWED) 173781d07a4SJayanth Dodderi ChidanandENABLE_FEAT_TWED := 0 174781d07a4SJayanth Dodderi Chidanand 175c6ba9b45SSumit Garg# By default BL31 encryption disabled 176c6ba9b45SSumit GargENCRYPT_BL31 := 0 177c6ba9b45SSumit Garg 178c6ba9b45SSumit Garg# By default BL32 encryption disabled 179c6ba9b45SSumit GargENCRYPT_BL32 := 0 180c6ba9b45SSumit Garg 181c6ba9b45SSumit Garg# Default dummy firmware encryption key 182c6ba9b45SSumit GargENC_KEY := 1234567890abcdef1234567890abcdef1234567890abcdef1234567890abcdef 183c6ba9b45SSumit Garg 184c6ba9b45SSumit Garg# Default dummy nonce for firmware encryption 185c6ba9b45SSumit GargENC_NONCE := 1234567890abcdef12345678 186c6ba9b45SSumit Garg 1872fae4b1eSJeenu Viswambharan# Build flag to treat usage of deprecated platform and framework APIs as error. 1882fae4b1eSJeenu ViswambharanERROR_DEPRECATED := 0 1892fae4b1eSJeenu Viswambharan 1901a7c1cfeSJeenu Viswambharan# Fault injection support 1911a7c1cfeSJeenu ViswambharanFAULT_INJECTION_SUPPORT := 0 1921a7c1cfeSJeenu Viswambharan 1936a0da736SJayanth Dodderi Chidanand# Flag to enable architectural features detection mechanism 1946a0da736SJayanth Dodderi ChidanandFEATURE_DETECTION := 0 1956a0da736SJayanth Dodderi Chidanand 1961c75d5dfSMasahiro Yamada# Byte alignment that each component in FIP is aligned to 1971c75d5dfSMasahiro YamadaFIP_ALIGN := 0 1981c75d5dfSMasahiro Yamada 1992fae4b1eSJeenu Viswambharan# Default FIP file name 2002fae4b1eSJeenu ViswambharanFIP_NAME := fip.bin 2012fae4b1eSJeenu Viswambharan 2022fae4b1eSJeenu Viswambharan# Default FWU_FIP file name 2032fae4b1eSJeenu ViswambharanFWU_FIP_NAME := fwu_fip.bin 2042fae4b1eSJeenu Viswambharan 205c6ba9b45SSumit Garg# By default firmware encryption with SSK 206c6ba9b45SSumit GargFW_ENC_STATUS := 0 207c6ba9b45SSumit Garg 2082fae4b1eSJeenu Viswambharan# For Chain of Trust 2092fae4b1eSJeenu ViswambharanGENERATE_COT := 0 2102fae4b1eSJeenu Viswambharan 21174dce7faSJeenu Viswambharan# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By 21274dce7faSJeenu Viswambharan# default, they are for Secure EL1. 21374dce7faSJeenu ViswambharanGICV2_G0_FOR_EL3 := 0 21474dce7faSJeenu Viswambharan 21576454abfSJeenu Viswambharan# Route External Aborts to EL3. Disabled by default; External Aborts are handled 21676454abfSJeenu Viswambharan# by lower ELs. 21776454abfSJeenu ViswambharanHANDLE_EA_EL3_FIRST := 0 21876454abfSJeenu Viswambharan 219ae3cf1ffSAlexei Fedorov# Secure hash algorithm flag, accepts 3 values: sha256, sha384 and sha512. 220ae3cf1ffSAlexei Fedorov# The default value is sha256. 221ae3cf1ffSAlexei FedorovHASH_ALG := sha256 222ae3cf1ffSAlexei Fedorov 2233c251af3SJeenu Viswambharan# Whether system coherency is managed in hardware, without explicit software 2243c251af3SJeenu Viswambharan# operations. 2253c251af3SJeenu ViswambharanHW_ASSISTED_COHERENCY := 0 2263c251af3SJeenu Viswambharan 2272091755cSSoby Mathew# Set the default algorithm for the generation of Trusted Board Boot keys 2282091755cSSoby MathewKEY_ALG := rsa 2292091755cSSoby Mathew 230ee15a172SLeonardo Sandoval# Set the default key size in case KEY_ALG is rsa 231ee15a172SLeonardo Sandovalifeq ($(KEY_ALG),rsa) 232ee15a172SLeonardo SandovalKEY_SIZE := 2048 233ee15a172SLeonardo Sandovalendif 234ee15a172SLeonardo Sandoval 2358c105290SAlexei Fedorov# Option to build TF with Measured Boot support 2368c105290SAlexei FedorovMEASURED_BOOT := 0 2378c105290SAlexei Fedorov 2382fae4b1eSJeenu Viswambharan# NS timer register save and restore 2392fae4b1eSJeenu ViswambharanNS_TIMER_SWITCH := 0 2402fae4b1eSJeenu Viswambharan 24177f1f7a1SVarun Wadekar# Include lib/libc in the final image 24277f1f7a1SVarun WadekarOVERRIDE_LIBC := 0 24377f1f7a1SVarun Wadekar 2442fae4b1eSJeenu Viswambharan# Build PL011 UART driver in minimal generic UART mode 2452fae4b1eSJeenu ViswambharanPL011_GENERIC_UART := 0 2462fae4b1eSJeenu Viswambharan 2472fae4b1eSJeenu Viswambharan# By default, consider that the platform's reset address is not programmable. 2482fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value. 2492fae4b1eSJeenu ViswambharanPROGRAMMABLE_RESET_ADDRESS := 0 2502fae4b1eSJeenu Viswambharan 25173308618SAntonio Nino Diaz# Flag used to choose the power state format: Extended State-ID or Original 2522fae4b1eSJeenu ViswambharanPSCI_EXTENDED_STATE_ID := 0 2532fae4b1eSJeenu Viswambharan 25414c6016aSJeenu Viswambharan# Enable RAS support 25514c6016aSJeenu ViswambharanRAS_EXTENSION := 0 25614c6016aSJeenu Viswambharan 2572fae4b1eSJeenu Viswambharan# By default, BL1 acts as the reset handler, not BL31 2582fae4b1eSJeenu ViswambharanRESET_TO_BL31 := 0 2592fae4b1eSJeenu Viswambharan 26025844ff7SJorge Ramirez-Ortiz# By default, clear the input registers when RESET_TO_BL31 is enabled 26125844ff7SJorge Ramirez-OrtizRESET_TO_BL31_WITH_PARAMS := 0 26225844ff7SJorge Ramirez-Ortiz 2632fae4b1eSJeenu Viswambharan# For Chain of Trust 2642fae4b1eSJeenu ViswambharanSAVE_KEYS := 0 2652fae4b1eSJeenu Viswambharan 266b7cb133eSJeenu Viswambharan# Software Delegated Exception support 267b7cb133eSJeenu ViswambharanSDEI_SUPPORT := 0 268b7cb133eSJeenu Viswambharan 2697dfb9911SJimmy Brisson# True Random Number firmware Interface 2707dfb9911SJimmy BrissonTRNG_SUPPORT := 0 2717dfb9911SJimmy Brisson 272c7a28aa7SJeremy Linton# SMCCC PCI support 273c7a28aa7SJeremy LintonSMC_PCI_SUPPORT := 0 274c7a28aa7SJeremy Linton 2752fae4b1eSJeenu Viswambharan# Whether code and read-only data should be put on separate memory pages. The 2762fae4b1eSJeenu Viswambharan# platform Makefile is free to override this value. 2772fae4b1eSJeenu ViswambharanSEPARATE_CODE_AND_RODATA := 0 2782fae4b1eSJeenu Viswambharan 279f8578e64SSamuel Holland# Put NOBITS sections (.bss, stacks, page tables, and coherent memory) in a 280f8578e64SSamuel Holland# separate memory region, which may be discontiguous from the rest of BL31. 281f8578e64SSamuel HollandSEPARATE_NOBITS_REGION := 0 282f8578e64SSamuel Holland 28396a8ed14SJiafei Pan# Put BL2 NOLOAD sections (.bss, stacks, page tables) in a separate memory 28496a8ed14SJiafei Pan# region, platform Makefile is free to override this value. 28596a8ed14SJiafei PanSEPARATE_BL2_NOLOAD_REGION := 0 28696a8ed14SJiafei Pan 2871dcc28cfSDaniel Boulby# If the BL31 image initialisation code is recalimed after use for the secondary 2881dcc28cfSDaniel Boulby# cores stack 2891dcc28cfSDaniel BoulbyRECLAIM_INIT_CODE := 0 2901dcc28cfSDaniel Boulby 2912fae4b1eSJeenu Viswambharan# SPD choice 2922fae4b1eSJeenu ViswambharanSPD := none 2932fae4b1eSJeenu Viswambharan 2943f3c341aSPaul Beesley# Enable the Management Mode (MM)-based Secure Partition Manager implementation 2953f3c341aSPaul BeesleySPM_MM := 0 2962d7b9e5eSAntonio Nino Diaz 2971d63ae4dSMarc Bonnici# Use the FF-A SPMC implementation in EL3. 2981d63ae4dSMarc BonniciSPMC_AT_EL3 := 0 2991d63ae4dSMarc Bonnici 300033039f8SMax Shvetsov# Use SPM at S-EL2 as a default config for SPMD 301033039f8SMax ShvetsovSPMD_SPM_AT_SEL2 := 1 302033039f8SMax Shvetsov 3032fae4b1eSJeenu Viswambharan# Flag to introduce an infinite loop in BL1 just before it exits into the next 3042fae4b1eSJeenu Viswambharan# image. This is meant to help debugging the post-BL2 phase. 3052fae4b1eSJeenu ViswambharanSPIN_ON_BL1_EXIT := 0 3062fae4b1eSJeenu Viswambharan 3072fae4b1eSJeenu Viswambharan# Flags to build TF with Trusted Boot support 3082fae4b1eSJeenu ViswambharanTRUSTED_BOARD_BOOT := 0 3092fae4b1eSJeenu Viswambharan 310e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses Coherent memory or not. 3112fae4b1eSJeenu ViswambharanUSE_COHERENT_MEM := 1 3122fae4b1eSJeenu Viswambharan 3130ca3913dSOlivier Deprez# Build option to add debugfs support 3140ca3913dSOlivier DeprezUSE_DEBUGFS := 0 3150ca3913dSOlivier Deprez 3160a6e7e3bSLouis Mayencourt# Build option to fconf based io 317a6de824fSLouis MayencourtARM_IO_IN_DTB := 0 318cbf9e84aSBalint Dobszay 319cbf9e84aSBalint Dobszay# Build option to support SDEI through fconf 320cbf9e84aSBalint DobszaySDEI_IN_FCONF := 0 321452d5e5eSMadhukar Pappireddy 322452d5e5eSMadhukar Pappireddy# Build option to support Secure Interrupt descriptors through fconf 323452d5e5eSMadhukar PappireddySEC_INT_DESC_IN_FCONF := 0 3240a6e7e3bSLouis Mayencourt 325e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses library at ROM 3265accce5bSRoberto VargasUSE_ROMLIB := 0 3275accce5bSRoberto Vargas 32860e8f3cfSPetre-Ionut Tudor# Build option to choose whether the xlat tables of BL images can be read-only. 32960e8f3cfSPetre-Ionut Tudor# Note that this only serves as a higher level option to PLAT_RO_XLAT_TABLES, 33060e8f3cfSPetre-Ionut Tudor# which is the per BL-image option that actually enables the read-only tables 33160e8f3cfSPetre-Ionut Tudor# API. The reason for having this additional option is to have a common high 33260e8f3cfSPetre-Ionut Tudor# level makefile where we can check for incompatible features/build options. 33360e8f3cfSPetre-Ionut TudorALLOW_RO_XLAT_TABLES := 0 33460e8f3cfSPetre-Ionut Tudor 3353bff910dSSandrine Bailleux# Chain of trust. 3363bff910dSSandrine BailleuxCOT := tbbr 3373bff910dSSandrine Bailleux 338bb41eb7aSMasahiro Yamada# Use tbbr_oid.h instead of platform_oid.h 339e23e057eSAntonio Nino DiazUSE_TBBR_DEFS := 1 340bb41eb7aSMasahiro Yamada 3412fae4b1eSJeenu Viswambharan# Build verbosity 3422fae4b1eSJeenu ViswambharanV := 0 343bcc3c49cSSoby Mathew 344bcc3c49cSSoby Mathew# Whether to enable D-Cache early during warm boot. This is usually 345bcc3c49cSSoby Mathew# applicable for platforms wherein interconnect programming is not 346bcc3c49cSSoby Mathew# required to enable cache coherency after warm reset (eg: single cluster 347bcc3c49cSSoby Mathew# platforms). 348bcc3c49cSSoby MathewWARMBOOT_ENABLE_DCACHE_EARLY := 0 349d832aee9Sdp-arm 350c776deedSDimitris Papastamos# Build option to enable/disable the Statistical Profiling Extensions 351d832aee9Sdp-armENABLE_SPE_FOR_LOWER_ELS := 1 352d832aee9Sdp-arm 353c776deedSDimitris Papastamos# SPE is only supported on AArch64 so disable it on AArch32. 354d832aee9Sdp-armifeq (${ARCH},aarch32) 355d832aee9Sdp-arm override ENABLE_SPE_FOR_LOWER_ELS := 0 356d832aee9Sdp-armendif 3570319a977SDimitris Papastamos 3589dd94382SJustin Chadwell# Include Memory Tagging Extension registers in cpu context. This must be set 3599dd94382SJustin Chadwell# to 1 if the platform wants to use this feature in the Secure world and MTE is 3609dd94382SJustin Chadwell# enabled at ELX. 3619dd94382SJustin ChadwellCTX_INCLUDE_MTE_REGS := 0 3629dd94382SJustin Chadwell 3630319a977SDimitris PapastamosENABLE_AMU := 0 3641fd685a7SChris KayENABLE_AMU_AUXILIARY_COUNTERS := 0 365742ca230SChris KayENABLE_AMU_FCONF := 0 366873d4241Sjohpow01AMU_RESTRICT_COUNTERS := 0 3671a853370SDavid Cunado 368dc78e62dSjohpow01# Enable SVE for non-secure world by default 3691a853370SDavid CunadoENABLE_SVE_FOR_NS := 1 37024ab2c0aSYann Gautier# SVE is only supported on AArch64 so disable it on AArch32. 37124ab2c0aSYann Gautierifeq (${ARCH},aarch32) 37224ab2c0aSYann Gautier override ENABLE_SVE_FOR_NS := 0 37324ab2c0aSYann Gautierendif 3740c5e7d1cSMax ShvetsovENABLE_SVE_FOR_SWD := 0 375dc78e62dSjohpow01 376*bebcf27fSMark Brown# Default SVE vector length to maximum architected value 377*bebcf27fSMark BrownSVE_VECTOR_LEN := 2048 378*bebcf27fSMark Brown 379dc78e62dSjohpow01# SME defaults to disabled 380dc78e62dSjohpow01ENABLE_SME_FOR_NS := 0 381dc78e62dSjohpow01ENABLE_SME_FOR_SWD := 0 382dc78e62dSjohpow01 383dc78e62dSjohpow01# If SME is enabled then force SVE off 384dc78e62dSjohpow01ifeq (${ENABLE_SME_FOR_NS},1) 3851a853370SDavid Cunado override ENABLE_SVE_FOR_NS := 0 3860c5e7d1cSMax Shvetsov override ENABLE_SVE_FOR_SWD := 0 3871a853370SDavid Cunadoendif 3881f461979SJustin Chadwell 3891f461979SJustin ChadwellSANITIZE_UB := off 390c97cba4eSSoby Mathew 391c97cba4eSSoby Mathew# For ARMv8.1 (AArch64) platforms, enabling this option selects the spinlock 392c97cba4eSSoby Mathew# implementation variant using the ARMv8.1-LSE compare-and-swap instruction. 393c97cba4eSSoby Mathew# Default: disabled 394c97cba4eSSoby MathewUSE_SPINLOCK_CAS := 0 395edbce9aaSzelalem-aweke 396edbce9aaSzelalem-aweke# Enable Link Time Optimization 397edbce9aaSzelalem-awekeENABLE_LTO := 0 39828f39f02SMax Shvetsov 39928f39f02SMax Shvetsov# Build flag to include EL2 registers in cpu context save and restore during 40028f39f02SMax Shvetsov# S-EL2 firmware entry/exit. This flag is to be used with SPD=spmd option. 40128f39f02SMax Shvetsov# Default is 0. 40228f39f02SMax ShvetsovCTX_INCLUDE_EL2_REGS := 0 4037ff088d1SManish V Badarkhe 4047ff088d1SManish V Badarkhe# Enable Memory tag extension which is supported for architecture greater 4057ff088d1SManish V Badarkhe# than Armv8.5-A 4067ff088d1SManish V Badarkhe# By default it is set to "no" 4077ff088d1SManish V BadarkheSUPPORT_STACK_MEMTAG := no 40845aecff0SManish V Badarkhe 40945aecff0SManish V Badarkhe# Select workaround for AT speculative behaviour. 41045aecff0SManish V BadarkheERRATA_SPECULATIVE_AT := 0 411fbc44bd1SVarun Wadekar 412fbc44bd1SVarun Wadekar# Trap RAS error record access from lower EL 413fbc44bd1SVarun WadekarRAS_TRAP_LOWER_EL_ERR_ACCESS := 0 41484ef9cd8SManish V Badarkhe 41584ef9cd8SManish V Badarkhe# Build option to create cot descriptors using fconf 41684ef9cd8SManish V BadarkheCOT_DESC_IN_DTB := 0 417582e4e7bSManish V Badarkhe 418582e4e7bSManish V Badarkhe# Build option to provide openssl directory path 419582e4e7bSManish V BadarkheOPENSSL_DIR := /usr 420fddfb3baSMadhukar Pappireddy 421fddfb3baSMadhukar Pappireddy# Build option to use the SP804 timer instead of the generic one 422fddfb3baSMadhukar PappireddyUSE_SP804_TIMER := 0 4235357f83dSManish V Badarkhe 4245357f83dSManish V Badarkhe# Build option to define number of firmware banks, used in firmware update 4255357f83dSManish V Badarkhe# metadata structure. 4265357f83dSManish V BadarkheNR_OF_FW_BANKS := 2 4275357f83dSManish V Badarkhe 4285357f83dSManish V Badarkhe# Build option to define number of images in firmware bank, used in firmware 4295357f83dSManish V Badarkhe# update metadata structure. 4305357f83dSManish V BadarkheNR_OF_IMAGES_IN_FW_BANK := 1 431396b339dSManish V Badarkhe 432396b339dSManish V Badarkhe# Disable Firmware update support by default 433396b339dSManish V BadarkhePSA_FWU_SUPPORT := 0 434813524eaSManish V Badarkhe 435813524eaSManish V Badarkhe# By default, disable access of trace buffer control registers from NS 436813524eaSManish V Badarkhe# lower ELs i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused 437813524eaSManish V Badarkhe# if FEAT_TRBE is implemented. 438813524eaSManish V Badarkhe# Note FEAT_TRBE is only supported on AArch64 - therefore do not enable in 439813524eaSManish V Badarkhe# AArch32. 440813524eaSManish V Badarkheifneq (${ARCH},aarch32) 441813524eaSManish V Badarkhe ENABLE_TRBE_FOR_NS := 0 442813524eaSManish V Badarkheelse 443813524eaSManish V Badarkhe override ENABLE_TRBE_FOR_NS := 0 444813524eaSManish V Badarkheendif 445d4582d30SManish V Badarkhe 446744ad974Sjohpow01# By default, disable access to branch record buffer control registers from NS 447744ad974Sjohpow01# lower ELs i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused 448744ad974Sjohpow01# if FEAT_BRBE is implemented. 449744ad974Sjohpow01ENABLE_BRBE_FOR_NS := 0 450744ad974Sjohpow01 451d4582d30SManish V Badarkhe# By default, disable access of trace system registers from NS lower 452d4582d30SManish V Badarkhe# ELs i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused if 453d4582d30SManish V Badarkhe# system register trace is implemented. 454d4582d30SManish V BadarkheENABLE_SYS_REG_TRACE_FOR_NS := 0 4558fcd3d96SManish V Badarkhe 4568fcd3d96SManish V Badarkhe# By default, disable trace filter control registers access to NS 4578fcd3d96SManish V Badarkhe# lower ELs, i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused 4588fcd3d96SManish V Badarkhe# if FEAT_TRF is implemented. 4598fcd3d96SManish V BadarkheENABLE_TRF_FOR_NS := 0 460781d07a4SJayanth Dodderi Chidanand 461781d07a4SJayanth Dodderi Chidanand# In v8.6+ platforms with delayed trapping of WFE being supported 462781d07a4SJayanth Dodderi Chidanand# via FEAT_TWED, this flag takes the delay value to be set in the 463781d07a4SJayanth Dodderi Chidanand# SCR_EL3.TWEDEL(4bit) field, when FEAT_TWED is implemented. 464781d07a4SJayanth Dodderi Chidanand# By default it takes 0, and need to be updated by the platforms. 465781d07a4SJayanth Dodderi ChidanandTWED_DELAY := 0 4660ce2072dSTamas Ban 4670ce2072dSTamas Ban# By default, disable the mocking of RSS provided services 4680ce2072dSTamas BanPLAT_RSS_NOT_SUPPORTED := 0 46900e28874SManish V Badarkhe 47000e28874SManish V Badarkhe# Dynamic Root of Trust for Measurement support 47100e28874SManish V BadarkheDRTM_SUPPORT := 0 472