12fae4b1eSJeenu Viswambharan# 242d4d3baSArvind Ram Prakash# Copyright (c) 2016-2023, Arm Limited. All rights reserved. 32fae4b1eSJeenu Viswambharan# 482cb2c1aSdp-arm# SPDX-License-Identifier: BSD-3-Clause 52fae4b1eSJeenu Viswambharan# 62fae4b1eSJeenu Viswambharan 72fae4b1eSJeenu Viswambharan# Default, static values for build variables, listed in alphabetic order. 82fae4b1eSJeenu Viswambharan# Dependencies between build options, if any, are handled in the top-level 92fae4b1eSJeenu Viswambharan# Makefile, after this file is included. This ensures that the former is better 102fae4b1eSJeenu Viswambharan# poised to handle dependencies, as all build variables would have a default 112fae4b1eSJeenu Viswambharan# value by then. 122fae4b1eSJeenu Viswambharan 138fd9d4d5SAntonio Nino Diaz# Use T32 by default 148fd9d4d5SAntonio Nino DiazAARCH32_INSTRUCTION_SET := T32 158fd9d4d5SAntonio Nino Diaz 162fae4b1eSJeenu Viswambharan# The AArch32 Secure Payload to be built as BL32 image 172fae4b1eSJeenu ViswambharanAARCH32_SP := none 182fae4b1eSJeenu Viswambharan 192fae4b1eSJeenu Viswambharan# The Target build architecture. Supported values are: aarch64, aarch32. 202fae4b1eSJeenu ViswambharanARCH := aarch64 212fae4b1eSJeenu Viswambharan 22f1821790SAlexei Fedorov# ARM Architecture feature modifiers: none by default 23f1821790SAlexei FedorovARM_ARCH_FEATURE := none 24f1821790SAlexei Fedorov 25c877b414SJeenu Viswambharan# ARM Architecture major and minor versions: 8.0 by default. 26c877b414SJeenu ViswambharanARM_ARCH_MAJOR := 8 27c877b414SJeenu ViswambharanARM_ARCH_MINOR := 0 28c877b414SJeenu Viswambharan 292fae4b1eSJeenu Viswambharan# Base commit to perform code check on 302fae4b1eSJeenu ViswambharanBASE_COMMIT := origin/master 312fae4b1eSJeenu Viswambharan 32b1d27b48SRoberto Vargas# Execute BL2 at EL3 3342d4d3baSArvind Ram PrakashRESET_TO_BL2 := 0 34b1d27b48SRoberto Vargas 3546789a7cSBalint Dobszay# Only use SP packages if SP layout JSON is defined 3646789a7cSBalint DobszayBL2_ENABLE_SP_LOAD := 0 3746789a7cSBalint Dobszay 387d173fc5SJiafei Pan# BL2 image is stored in XIP memory, for now, this option is only supported 3942d4d3baSArvind Ram Prakash# when RESET_TO_BL2 is 1. 407d173fc5SJiafei PanBL2_IN_XIP_MEM := 0 417d173fc5SJiafei Pan 42b90f207aSHadi Asyrafi# Do dcache invalidate upon BL2 entry at EL3 43b90f207aSHadi AsyrafiBL2_INV_DCACHE := 1 44b90f207aSHadi Asyrafi 459fc59639SAlexei Fedorov# Select the branch protection features to use. 469fc59639SAlexei FedorovBRANCH_PROTECTION := 0 479fc59639SAlexei Fedorov 482fae4b1eSJeenu Viswambharan# By default, consider that the platform may release several CPUs out of reset. 492fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value. 502fae4b1eSJeenu ViswambharanCOLD_BOOT_SINGLE_CPU := 0 512fae4b1eSJeenu Viswambharan 523429c77aSJulius Werner# Flag to compile in coreboot support code. Exclude by default. The coreboot 533429c77aSJulius Werner# Makefile system will set this when compiling TF as part of a coreboot image. 543429c77aSJulius WernerCOREBOOT := 0 553429c77aSJulius Werner 562fae4b1eSJeenu Viswambharan# For Chain of Trust 572fae4b1eSJeenu ViswambharanCREATE_KEYS := 1 582fae4b1eSJeenu Viswambharan 592fae4b1eSJeenu Viswambharan# Build flag to include AArch32 registers in cpu context save and restore during 602fae4b1eSJeenu Viswambharan# world switch. This flag must be set to 0 for AArch64-only platforms. 612fae4b1eSJeenu ViswambharanCTX_INCLUDE_AARCH32_REGS := 1 622fae4b1eSJeenu Viswambharan 632fae4b1eSJeenu Viswambharan# Include FP registers in cpu context 642fae4b1eSJeenu ViswambharanCTX_INCLUDE_FPREGS := 0 652fae4b1eSJeenu Viswambharan 665283962eSAntonio Nino Diaz# Include pointer authentication (ARMv8.3-PAuth) registers in cpu context. This 675283962eSAntonio Nino Diaz# must be set to 1 if the platform wants to use this feature in the Secure 685283962eSAntonio Nino Diaz# world. It is not needed to use it in the Non-secure world. 695283962eSAntonio Nino DiazCTX_INCLUDE_PAUTH_REGS := 0 705283962eSAntonio Nino Diaz 71062f8aafSArunachalam Ganapathy# Include Nested virtualization control (Armv8.4-NV) registers in cpu context. 72062f8aafSArunachalam Ganapathy# This must be set to 1 if architecture implements Nested Virtualization 73062f8aafSArunachalam Ganapathy# Extension and platform wants to use this feature in the Secure world 74062f8aafSArunachalam GanapathyCTX_INCLUDE_NEVE_REGS := 0 75062f8aafSArunachalam Ganapathy 762fae4b1eSJeenu Viswambharan# Debug build 772fae4b1eSJeenu ViswambharanDEBUG := 0 782fae4b1eSJeenu Viswambharan 797cda17bbSSumit Garg# By default disable authenticated decryption support. 807cda17bbSSumit GargDECRYPTION_SUPPORT := none 817cda17bbSSumit Garg 822fae4b1eSJeenu Viswambharan# Build platform 832fae4b1eSJeenu ViswambharanDEFAULT_PLAT := fvp 842fae4b1eSJeenu Viswambharan 859e4609f1SChristoph Müllner# Disable the generation of the binary image (ELF only). 869e4609f1SChristoph MüllnerDISABLE_BIN_GENERATION := 0 879e4609f1SChristoph Müllner 880063dd17SJavier Almansa Sobrino# Disable MTPMU if FEAT_MTPMU is supported. Default is 0 to keep backwards 890063dd17SJavier Almansa Sobrino# compatibility. 900063dd17SJavier Almansa SobrinoDISABLE_MTPMU := 0 910063dd17SJavier Almansa Sobrino 92209a60ccSSoby Mathew# Enable capability to disable authentication dynamically. Only meant for 93209a60ccSSoby Mathew# development platforms. 94209a60ccSSoby MathewDYN_DISABLE_AUTH := 0 95209a60ccSSoby Mathew 965f835918SJeenu Viswambharan# Build option to enable MPAM for lower ELs 975f835918SJeenu ViswambharanENABLE_MPAM_FOR_LOWER_ELS := 0 985f835918SJeenu Viswambharan 9968120783SChris Kay# Enable the Maximum Power Mitigation Mechanism on supporting cores. 10068120783SChris KayENABLE_MPMM := 0 10168120783SChris Kay 10268120783SChris Kay# Enable MPMM configuration via FCONF. 10368120783SChris KayENABLE_MPMM_FCONF := 0 10468120783SChris Kay 1053bd17c0fSSoby Mathew# Flag to Enable Position Independant support (PIE) 1063bd17c0fSSoby MathewENABLE_PIE := 0 1073bd17c0fSSoby Mathew 1082fae4b1eSJeenu Viswambharan# Flag to enable Performance Measurement Framework 1092fae4b1eSJeenu ViswambharanENABLE_PMF := 0 1102fae4b1eSJeenu Viswambharan 1112fae4b1eSJeenu Viswambharan# Flag to enable PSCI STATs functionality 1122fae4b1eSJeenu ViswambharanENABLE_PSCI_STAT := 0 1132fae4b1eSJeenu Viswambharan 1145b18de09SZelalem Aweke# Flag to enable Realm Management Extension (FEAT_RME) 1155b18de09SZelalem AwekeENABLE_RME := 0 1165b18de09SZelalem Aweke 1172fae4b1eSJeenu Viswambharan# Flag to enable runtime instrumentation using PMF 1182fae4b1eSJeenu ViswambharanENABLE_RUNTIME_INSTRUMENTATION := 0 1192fae4b1eSJeenu Viswambharan 12051faada7SDouglas Raillard# Flag to enable stack corruption protection 12151faada7SDouglas RaillardENABLE_STACK_PROTECTOR := 0 12251faada7SDouglas Raillard 12321b818c0SJeenu Viswambharan# Flag to enable exception handling in EL3 12421b818c0SJeenu ViswambharanEL3_EXCEPTION_HANDLING := 0 12521b818c0SJeenu Viswambharan 1269fc59639SAlexei Fedorov# Flag to enable Branch Target Identification. 1279fc59639SAlexei Fedorov# Internal flag not meant for direct setting. 1289fc59639SAlexei Fedorov# Use BRANCH_PROTECTION to enable BTI. 1299fc59639SAlexei FedorovENABLE_BTI := 0 1309fc59639SAlexei Fedorov 1319fc59639SAlexei Fedorov# Flag to enable Pointer Authentication. 1329fc59639SAlexei Fedorov# Internal flag not meant for direct setting. 1339fc59639SAlexei Fedorov# Use BRANCH_PROTECTION to enable PAUTH. 134b86048c4SAntonio Nino DiazENABLE_PAUTH := 0 135b86048c4SAntonio Nino Diaz 1366a0da736SJayanth Dodderi Chidanand# Flag to enable AMUv1p1 extension. 1376a0da736SJayanth Dodderi ChidanandENABLE_FEAT_AMUv1p1 := 0 1386a0da736SJayanth Dodderi Chidanand 1396a0da736SJayanth Dodderi Chidanand# Flag to enable CSV2_2 extension. 1406a0da736SJayanth Dodderi ChidanandENABLE_FEAT_CSV2_2 := 0 1416a0da736SJayanth Dodderi Chidanand 1426a0da736SJayanth Dodderi Chidanand# Flag to enable access to the HCRX_EL2 register by setting SCR_EL3.HXEn. 1436a0da736SJayanth Dodderi ChidanandENABLE_FEAT_HCX := 0 1446a0da736SJayanth Dodderi Chidanand 145820371b1SJayanth Dodderi Chidanand# Flag to enable access to the HDFGRTR_EL2 register 146820371b1SJayanth Dodderi ChidanandENABLE_FEAT_FGT := 0 147820371b1SJayanth Dodderi Chidanand 148820371b1SJayanth Dodderi Chidanand# Flag to enable access to the CNTPOFF_EL2 register 149820371b1SJayanth Dodderi ChidanandENABLE_FEAT_ECV := 0 150820371b1SJayanth Dodderi Chidanand 1517d33ffe4SDaniel Boulby# Flag to enable use of the DIT feature. 1527d33ffe4SDaniel BoulbyENABLE_FEAT_DIT := 0 1537d33ffe4SDaniel Boulby 1546a0da736SJayanth Dodderi Chidanand# Flag to enable access to Privileged Access Never bit of PSTATE. 1556a0da736SJayanth Dodderi ChidanandENABLE_FEAT_PAN := 0 1566a0da736SJayanth Dodderi Chidanand 1576a0da736SJayanth Dodderi Chidanand# Flag to enable access to the Random Number Generator registers 1586a0da736SJayanth Dodderi ChidanandENABLE_FEAT_RNG := 0 1596a0da736SJayanth Dodderi Chidanand 160ff86e0b4SJuan Pablo Conde# Flag to enable support for EL3 trapping of reads of the RNDR and RNDRRS 161ff86e0b4SJuan Pablo Conde# registers, by setting SCR_EL3.TRNDR. 162ff86e0b4SJuan Pablo CondeENABLE_FEAT_RNG_TRAP := 0 163ff86e0b4SJuan Pablo Conde 1646a0da736SJayanth Dodderi Chidanand# Flag to enable Speculation Barrier Instruction 1656a0da736SJayanth Dodderi ChidanandENABLE_FEAT_SB := 0 1666a0da736SJayanth Dodderi Chidanand 1676a0da736SJayanth Dodderi Chidanand# Flag to enable Secure EL-2 feature. 1686a0da736SJayanth Dodderi ChidanandENABLE_FEAT_SEL2 := 0 1696a0da736SJayanth Dodderi Chidanand 1706a0da736SJayanth Dodderi Chidanand# Flag to enable Virtualization Host Extensions 1716a0da736SJayanth Dodderi ChidanandENABLE_FEAT_VHE := 0 1726a0da736SJayanth Dodderi Chidanand 173781d07a4SJayanth Dodderi Chidanand# Flag to enable delayed trapping of WFE instruction (FEAT_TWED) 174781d07a4SJayanth Dodderi ChidanandENABLE_FEAT_TWED := 0 175781d07a4SJayanth Dodderi Chidanand 176d3331603SMark Brown# Flag to enable access to TCR2 (FEAT_TCR2) 177d3331603SMark BrownENABLE_FEAT_TCR2 := 0 178d3331603SMark Brown 179062b6c6bSMark Brown# Flag to enable access to Stage 2 Permission Indirection (FEAT_S2PIE) 180062b6c6bSMark BrownENABLE_FEAT_S2PIE := 0 181062b6c6bSMark Brown 182062b6c6bSMark Brown# Flag to enable access to Stage 1 Permission Indirection (FEAT_S1PIE) 183062b6c6bSMark BrownENABLE_FEAT_S1PIE := 0 184062b6c6bSMark Brown 185062b6c6bSMark Brown# Flag to enable access to Stage 2 Permission Overlay (FEAT_S2POE) 186062b6c6bSMark BrownENABLE_FEAT_S2POE := 0 187062b6c6bSMark Brown 188062b6c6bSMark Brown# Flag to enable access to Stage 1 Permission Overlay (FEAT_S1POE) 189062b6c6bSMark BrownENABLE_FEAT_S1POE := 0 190062b6c6bSMark Brown 191688ab57bSMark Brown# Flag to enable access to Guarded Control Stack (FEAT_GCS) 192688ab57bSMark BrownENABLE_FEAT_GCS := 0 193688ab57bSMark Brown 1944d0b6632SMaksims Svecovs# Flag to enable NoTagAccess memory region attribute for stage 2 of translation. 1954d0b6632SMaksims SvecovsENABLE_FEAT_MTE_PERM := 0 1964d0b6632SMaksims Svecovs 197c6ba9b45SSumit Garg# By default BL31 encryption disabled 198c6ba9b45SSumit GargENCRYPT_BL31 := 0 199c6ba9b45SSumit Garg 200c6ba9b45SSumit Garg# By default BL32 encryption disabled 201c6ba9b45SSumit GargENCRYPT_BL32 := 0 202c6ba9b45SSumit Garg 203c6ba9b45SSumit Garg# Default dummy firmware encryption key 204c6ba9b45SSumit GargENC_KEY := 1234567890abcdef1234567890abcdef1234567890abcdef1234567890abcdef 205c6ba9b45SSumit Garg 206c6ba9b45SSumit Garg# Default dummy nonce for firmware encryption 207c6ba9b45SSumit GargENC_NONCE := 1234567890abcdef12345678 208c6ba9b45SSumit Garg 2092fae4b1eSJeenu Viswambharan# Build flag to treat usage of deprecated platform and framework APIs as error. 2102fae4b1eSJeenu ViswambharanERROR_DEPRECATED := 0 2112fae4b1eSJeenu Viswambharan 2121a7c1cfeSJeenu Viswambharan# Fault injection support 2131a7c1cfeSJeenu ViswambharanFAULT_INJECTION_SUPPORT := 0 2141a7c1cfeSJeenu Viswambharan 2156a0da736SJayanth Dodderi Chidanand# Flag to enable architectural features detection mechanism 2166a0da736SJayanth Dodderi ChidanandFEATURE_DETECTION := 0 2176a0da736SJayanth Dodderi Chidanand 2181c75d5dfSMasahiro Yamada# Byte alignment that each component in FIP is aligned to 2191c75d5dfSMasahiro YamadaFIP_ALIGN := 0 2201c75d5dfSMasahiro Yamada 2212fae4b1eSJeenu Viswambharan# Default FIP file name 2222fae4b1eSJeenu ViswambharanFIP_NAME := fip.bin 2232fae4b1eSJeenu Viswambharan 2242fae4b1eSJeenu Viswambharan# Default FWU_FIP file name 2252fae4b1eSJeenu ViswambharanFWU_FIP_NAME := fwu_fip.bin 2262fae4b1eSJeenu Viswambharan 227c6ba9b45SSumit Garg# By default firmware encryption with SSK 228c6ba9b45SSumit GargFW_ENC_STATUS := 0 229c6ba9b45SSumit Garg 2302fae4b1eSJeenu Viswambharan# For Chain of Trust 2312fae4b1eSJeenu ViswambharanGENERATE_COT := 0 2322fae4b1eSJeenu Viswambharan 23374dce7faSJeenu Viswambharan# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By 23474dce7faSJeenu Viswambharan# default, they are for Secure EL1. 23574dce7faSJeenu ViswambharanGICV2_G0_FOR_EL3 := 0 23674dce7faSJeenu Viswambharan 23746cc41d5SManish Pandey# Route NS External Aborts to EL3. Disabled by default; External Aborts are handled 23876454abfSJeenu Viswambharan# by lower ELs. 23946cc41d5SManish PandeyHANDLE_EA_EL3_FIRST_NS := 0 24076454abfSJeenu Viswambharan 241ae3cf1ffSAlexei Fedorov# Secure hash algorithm flag, accepts 3 values: sha256, sha384 and sha512. 242ae3cf1ffSAlexei Fedorov# The default value is sha256. 243ae3cf1ffSAlexei FedorovHASH_ALG := sha256 244ae3cf1ffSAlexei Fedorov 2453c251af3SJeenu Viswambharan# Whether system coherency is managed in hardware, without explicit software 2463c251af3SJeenu Viswambharan# operations. 2473c251af3SJeenu ViswambharanHW_ASSISTED_COHERENCY := 0 2483c251af3SJeenu Viswambharan 2490ed3be6fSVarun Wadekar# Flag to enable trapping of implementation defined sytem registers 2500ed3be6fSVarun WadekarIMPDEF_SYSREG_TRAP := 0 2510ed3be6fSVarun Wadekar 2522091755cSSoby Mathew# Set the default algorithm for the generation of Trusted Board Boot keys 2532091755cSSoby MathewKEY_ALG := rsa 2542091755cSSoby Mathew 255ee15a172SLeonardo Sandoval# Set the default key size in case KEY_ALG is rsa 256ee15a172SLeonardo Sandovalifeq ($(KEY_ALG),rsa) 257ee15a172SLeonardo SandovalKEY_SIZE := 2048 258ee15a172SLeonardo Sandovalendif 259ee15a172SLeonardo Sandoval 2608c105290SAlexei Fedorov# Option to build TF with Measured Boot support 2618c105290SAlexei FedorovMEASURED_BOOT := 0 2628c105290SAlexei Fedorov 2632fae4b1eSJeenu Viswambharan# NS timer register save and restore 2642fae4b1eSJeenu ViswambharanNS_TIMER_SWITCH := 0 2652fae4b1eSJeenu Viswambharan 26677f1f7a1SVarun Wadekar# Include lib/libc in the final image 26777f1f7a1SVarun WadekarOVERRIDE_LIBC := 0 26877f1f7a1SVarun Wadekar 2692fae4b1eSJeenu Viswambharan# Build PL011 UART driver in minimal generic UART mode 2702fae4b1eSJeenu ViswambharanPL011_GENERIC_UART := 0 2712fae4b1eSJeenu Viswambharan 2722fae4b1eSJeenu Viswambharan# By default, consider that the platform's reset address is not programmable. 2732fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value. 2742fae4b1eSJeenu ViswambharanPROGRAMMABLE_RESET_ADDRESS := 0 2752fae4b1eSJeenu Viswambharan 27673308618SAntonio Nino Diaz# Flag used to choose the power state format: Extended State-ID or Original 2772fae4b1eSJeenu ViswambharanPSCI_EXTENDED_STATE_ID := 0 2782fae4b1eSJeenu Viswambharan 27964b4710bSWing Li# Enable PSCI OS-initiated mode support 28064b4710bSWing LiPSCI_OS_INIT_MODE := 0 28164b4710bSWing Li 2829202d519SManish Pandey# Enable RAS Support 2839202d519SManish PandeyENABLE_FEAT_RAS := 0 2849202d519SManish PandeyRAS_FFH_SUPPORT := 0 28514c6016aSJeenu Viswambharan 2862fae4b1eSJeenu Viswambharan# By default, BL1 acts as the reset handler, not BL31 2872fae4b1eSJeenu ViswambharanRESET_TO_BL31 := 0 2882fae4b1eSJeenu Viswambharan 2892fae4b1eSJeenu Viswambharan# For Chain of Trust 2902fae4b1eSJeenu ViswambharanSAVE_KEYS := 0 2912fae4b1eSJeenu Viswambharan 292b7cb133eSJeenu Viswambharan# Software Delegated Exception support 293b7cb133eSJeenu ViswambharanSDEI_SUPPORT := 0 294b7cb133eSJeenu Viswambharan 2950b22e591SJayanth Dodderi Chidanand# True Random Number firmware Interface support 2967dfb9911SJimmy BrissonTRNG_SUPPORT := 0 2977dfb9911SJimmy Brisson 298ffea3844SSona Mathew# Check to see if Errata ABI is supported 299ffea3844SSona MathewERRATA_ABI_SUPPORT := 0 300ffea3844SSona Mathew 301ef63f5beSSona Mathew# Check to enable Errata ABI for platforms with non-arm interconnect 302ef63f5beSSona MathewERRATA_NON_ARM_INTERCONNECT := 0 303ef63f5beSSona Mathew 304c7a28aa7SJeremy Linton# SMCCC PCI support 305c7a28aa7SJeremy LintonSMC_PCI_SUPPORT := 0 306c7a28aa7SJeremy Linton 3072fae4b1eSJeenu Viswambharan# Whether code and read-only data should be put on separate memory pages. The 3082fae4b1eSJeenu Viswambharan# platform Makefile is free to override this value. 3092fae4b1eSJeenu ViswambharanSEPARATE_CODE_AND_RODATA := 0 3102fae4b1eSJeenu Viswambharan 311f8578e64SSamuel Holland# Put NOBITS sections (.bss, stacks, page tables, and coherent memory) in a 312f8578e64SSamuel Holland# separate memory region, which may be discontiguous from the rest of BL31. 313f8578e64SSamuel HollandSEPARATE_NOBITS_REGION := 0 314f8578e64SSamuel Holland 31596a8ed14SJiafei Pan# Put BL2 NOLOAD sections (.bss, stacks, page tables) in a separate memory 31696a8ed14SJiafei Pan# region, platform Makefile is free to override this value. 31796a8ed14SJiafei PanSEPARATE_BL2_NOLOAD_REGION := 0 31896a8ed14SJiafei Pan 3191dcc28cfSDaniel Boulby# If the BL31 image initialisation code is recalimed after use for the secondary 3201dcc28cfSDaniel Boulby# cores stack 3211dcc28cfSDaniel BoulbyRECLAIM_INIT_CODE := 0 3221dcc28cfSDaniel Boulby 3232fae4b1eSJeenu Viswambharan# SPD choice 3242fae4b1eSJeenu ViswambharanSPD := none 3252fae4b1eSJeenu Viswambharan 3263f3c341aSPaul Beesley# Enable the Management Mode (MM)-based Secure Partition Manager implementation 3273f3c341aSPaul BeesleySPM_MM := 0 3282d7b9e5eSAntonio Nino Diaz 3291d63ae4dSMarc Bonnici# Use the FF-A SPMC implementation in EL3. 3301d63ae4dSMarc BonniciSPMC_AT_EL3 := 0 3311d63ae4dSMarc Bonnici 332033039f8SMax Shvetsov# Use SPM at S-EL2 as a default config for SPMD 333033039f8SMax ShvetsovSPMD_SPM_AT_SEL2 := 1 334033039f8SMax Shvetsov 3352fae4b1eSJeenu Viswambharan# Flag to introduce an infinite loop in BL1 just before it exits into the next 3362fae4b1eSJeenu Viswambharan# image. This is meant to help debugging the post-BL2 phase. 3372fae4b1eSJeenu ViswambharanSPIN_ON_BL1_EXIT := 0 3382fae4b1eSJeenu Viswambharan 3392fae4b1eSJeenu Viswambharan# Flags to build TF with Trusted Boot support 3402fae4b1eSJeenu ViswambharanTRUSTED_BOARD_BOOT := 0 3412fae4b1eSJeenu Viswambharan 342e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses Coherent memory or not. 3432fae4b1eSJeenu ViswambharanUSE_COHERENT_MEM := 1 3442fae4b1eSJeenu Viswambharan 3450ca3913dSOlivier Deprez# Build option to add debugfs support 3460ca3913dSOlivier DeprezUSE_DEBUGFS := 0 3470ca3913dSOlivier Deprez 3480a6e7e3bSLouis Mayencourt# Build option to fconf based io 349a6de824fSLouis MayencourtARM_IO_IN_DTB := 0 350cbf9e84aSBalint Dobszay 351cbf9e84aSBalint Dobszay# Build option to support SDEI through fconf 352cbf9e84aSBalint DobszaySDEI_IN_FCONF := 0 353452d5e5eSMadhukar Pappireddy 354452d5e5eSMadhukar Pappireddy# Build option to support Secure Interrupt descriptors through fconf 355452d5e5eSMadhukar PappireddySEC_INT_DESC_IN_FCONF := 0 3560a6e7e3bSLouis Mayencourt 357e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses library at ROM 3585accce5bSRoberto VargasUSE_ROMLIB := 0 3595accce5bSRoberto Vargas 36060e8f3cfSPetre-Ionut Tudor# Build option to choose whether the xlat tables of BL images can be read-only. 36160e8f3cfSPetre-Ionut Tudor# Note that this only serves as a higher level option to PLAT_RO_XLAT_TABLES, 36260e8f3cfSPetre-Ionut Tudor# which is the per BL-image option that actually enables the read-only tables 36360e8f3cfSPetre-Ionut Tudor# API. The reason for having this additional option is to have a common high 36460e8f3cfSPetre-Ionut Tudor# level makefile where we can check for incompatible features/build options. 36560e8f3cfSPetre-Ionut TudorALLOW_RO_XLAT_TABLES := 0 36660e8f3cfSPetre-Ionut Tudor 3673bff910dSSandrine Bailleux# Chain of trust. 3683bff910dSSandrine BailleuxCOT := tbbr 3693bff910dSSandrine Bailleux 370bb41eb7aSMasahiro Yamada# Use tbbr_oid.h instead of platform_oid.h 371e23e057eSAntonio Nino DiazUSE_TBBR_DEFS := 1 372bb41eb7aSMasahiro Yamada 3732fae4b1eSJeenu Viswambharan# Build verbosity 3742fae4b1eSJeenu ViswambharanV := 0 375bcc3c49cSSoby Mathew 376bcc3c49cSSoby Mathew# Whether to enable D-Cache early during warm boot. This is usually 377bcc3c49cSSoby Mathew# applicable for platforms wherein interconnect programming is not 378bcc3c49cSSoby Mathew# required to enable cache coherency after warm reset (eg: single cluster 379bcc3c49cSSoby Mathew# platforms). 380bcc3c49cSSoby MathewWARMBOOT_ENABLE_DCACHE_EARLY := 0 381d832aee9Sdp-arm 382c776deedSDimitris Papastamos# Build option to enable/disable the Statistical Profiling Extensions 3836437a09aSAndre PrzywaraENABLE_SPE_FOR_NS := 2 384d832aee9Sdp-arm 385c776deedSDimitris Papastamos# SPE is only supported on AArch64 so disable it on AArch32. 386d832aee9Sdp-armifeq (${ARCH},aarch32) 38790118bb5SAndre Przywara override ENABLE_SPE_FOR_NS := 0 388d832aee9Sdp-armendif 3890319a977SDimitris Papastamos 3909dd94382SJustin Chadwell# Include Memory Tagging Extension registers in cpu context. This must be set 3919dd94382SJustin Chadwell# to 1 if the platform wants to use this feature in the Secure world and MTE is 3929dd94382SJustin Chadwell# enabled at ELX. 3939dd94382SJustin ChadwellCTX_INCLUDE_MTE_REGS := 0 3949dd94382SJustin Chadwell 395d23acc9eSAndre PrzywaraENABLE_FEAT_AMU := 0 3961fd685a7SChris KayENABLE_AMU_AUXILIARY_COUNTERS := 0 397742ca230SChris KayENABLE_AMU_FCONF := 0 398873d4241Sjohpow01AMU_RESTRICT_COUNTERS := 0 3991a853370SDavid Cunado 400dc78e62dSjohpow01# Enable SVE for non-secure world by default 4012b0bc4e0SJayanth Dodderi ChidanandENABLE_SVE_FOR_NS := 2 40224ab2c0aSYann Gautier# SVE is only supported on AArch64 so disable it on AArch32. 40324ab2c0aSYann Gautierifeq (${ARCH},aarch32) 40424ab2c0aSYann Gautier override ENABLE_SVE_FOR_NS := 0 40524ab2c0aSYann Gautierendif 4060c5e7d1cSMax ShvetsovENABLE_SVE_FOR_SWD := 0 407dc78e62dSjohpow01 408bebcf27fSMark Brown# Default SVE vector length to maximum architected value 409bebcf27fSMark BrownSVE_VECTOR_LEN := 2048 410bebcf27fSMark Brown 411dc78e62dSjohpow01# SME defaults to disabled 412dc78e62dSjohpow01ENABLE_SME_FOR_NS := 0 413dc78e62dSjohpow01ENABLE_SME_FOR_SWD := 0 41403d3c0d7SJayanth Dodderi ChidanandENABLE_SME2_FOR_NS := 0 41503d3c0d7SJayanth Dodderi Chidanand 4161f461979SJustin ChadwellSANITIZE_UB := off 417c97cba4eSSoby Mathew 418c97cba4eSSoby Mathew# For ARMv8.1 (AArch64) platforms, enabling this option selects the spinlock 419c97cba4eSSoby Mathew# implementation variant using the ARMv8.1-LSE compare-and-swap instruction. 420c97cba4eSSoby Mathew# Default: disabled 421c97cba4eSSoby MathewUSE_SPINLOCK_CAS := 0 422edbce9aaSzelalem-aweke 423edbce9aaSzelalem-aweke# Enable Link Time Optimization 424edbce9aaSzelalem-awekeENABLE_LTO := 0 42528f39f02SMax Shvetsov 426f1910cc1SGovindraj Raja# This option will include EL2 registers in cpu context save and restore during 427f1910cc1SGovindraj Raja# EL2 firmware entry/exit. Internal flag not meant for direct setting. 428f1910cc1SGovindraj Raja# Use SPD=spmd and SPMD_SPM_AT_SEL2=1 or ENABLE_RME=1 to enable 429f1910cc1SGovindraj Raja# CTX_INCLUDE_EL2_REGS. 43028f39f02SMax ShvetsovCTX_INCLUDE_EL2_REGS := 0 4317ff088d1SManish V Badarkhe 4327ff088d1SManish V Badarkhe# Enable Memory tag extension which is supported for architecture greater 4337ff088d1SManish V Badarkhe# than Armv8.5-A 4347ff088d1SManish V Badarkhe# By default it is set to "no" 4357ff088d1SManish V BadarkheSUPPORT_STACK_MEMTAG := no 43645aecff0SManish V Badarkhe 43745aecff0SManish V Badarkhe# Select workaround for AT speculative behaviour. 43845aecff0SManish V BadarkheERRATA_SPECULATIVE_AT := 0 439fbc44bd1SVarun Wadekar 44000e8f79cSManish Pandey# Trap RAS error record access from Non secure 44100e8f79cSManish PandeyRAS_TRAP_NS_ERR_REC_ACCESS := 0 44284ef9cd8SManish V Badarkhe 44384ef9cd8SManish V Badarkhe# Build option to create cot descriptors using fconf 44484ef9cd8SManish V BadarkheCOT_DESC_IN_DTB := 0 445582e4e7bSManish V Badarkhe 446cf2dd17dSJuan Pablo Conde# Build option to provide OpenSSL directory path 447582e4e7bSManish V BadarkheOPENSSL_DIR := /usr 448fddfb3baSMadhukar Pappireddy 449e95abc4cSSalome Thirot# Select the openssl binary provided in OPENSSL_DIR variable 450e95abc4cSSalome Thirotifeq ("$(wildcard ${OPENSSL_DIR}/bin)", "") 451e95abc4cSSalome Thirot OPENSSL_BIN_PATH = ${OPENSSL_DIR}/apps 452e95abc4cSSalome Thirotelse 453e95abc4cSSalome Thirot OPENSSL_BIN_PATH = ${OPENSSL_DIR}/bin 454e95abc4cSSalome Thirotendif 455e95abc4cSSalome Thirot 456fddfb3baSMadhukar Pappireddy# Build option to use the SP804 timer instead of the generic one 457fddfb3baSMadhukar PappireddyUSE_SP804_TIMER := 0 4585357f83dSManish V Badarkhe 4595357f83dSManish V Badarkhe# Build option to define number of firmware banks, used in firmware update 4605357f83dSManish V Badarkhe# metadata structure. 4615357f83dSManish V BadarkheNR_OF_FW_BANKS := 2 4625357f83dSManish V Badarkhe 4635357f83dSManish V Badarkhe# Build option to define number of images in firmware bank, used in firmware 4645357f83dSManish V Badarkhe# update metadata structure. 4655357f83dSManish V BadarkheNR_OF_IMAGES_IN_FW_BANK := 1 466396b339dSManish V Badarkhe 467396b339dSManish V Badarkhe# Disable Firmware update support by default 468396b339dSManish V BadarkhePSA_FWU_SUPPORT := 0 469813524eaSManish V Badarkhe 470813524eaSManish V Badarkhe# By default, disable access of trace buffer control registers from NS 471813524eaSManish V Badarkhe# lower ELs i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused 472813524eaSManish V Badarkhe# if FEAT_TRBE is implemented. 473813524eaSManish V Badarkhe# Note FEAT_TRBE is only supported on AArch64 - therefore do not enable in 474813524eaSManish V Badarkhe# AArch32. 475813524eaSManish V Badarkheifneq (${ARCH},aarch32) 476813524eaSManish V Badarkhe ENABLE_TRBE_FOR_NS := 0 477813524eaSManish V Badarkheelse 478813524eaSManish V Badarkhe override ENABLE_TRBE_FOR_NS := 0 479813524eaSManish V Badarkheendif 480d4582d30SManish V Badarkhe 481744ad974Sjohpow01# By default, disable access to branch record buffer control registers from NS 482744ad974Sjohpow01# lower ELs i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused 483744ad974Sjohpow01# if FEAT_BRBE is implemented. 484744ad974Sjohpow01ENABLE_BRBE_FOR_NS := 0 485744ad974Sjohpow01 486d4582d30SManish V Badarkhe# By default, disable access of trace system registers from NS lower 487d4582d30SManish V Badarkhe# ELs i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused if 488d4582d30SManish V Badarkhe# system register trace is implemented. 489d4582d30SManish V BadarkheENABLE_SYS_REG_TRACE_FOR_NS := 0 4908fcd3d96SManish V Badarkhe 4918fcd3d96SManish V Badarkhe# By default, disable trace filter control registers access to NS 4928fcd3d96SManish V Badarkhe# lower ELs, i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused 4938fcd3d96SManish V Badarkhe# if FEAT_TRF is implemented. 4948fcd3d96SManish V BadarkheENABLE_TRF_FOR_NS := 0 495781d07a4SJayanth Dodderi Chidanand 496781d07a4SJayanth Dodderi Chidanand# In v8.6+ platforms with delayed trapping of WFE being supported 497781d07a4SJayanth Dodderi Chidanand# via FEAT_TWED, this flag takes the delay value to be set in the 498781d07a4SJayanth Dodderi Chidanand# SCR_EL3.TWEDEL(4bit) field, when FEAT_TWED is implemented. 499781d07a4SJayanth Dodderi Chidanand# By default it takes 0, and need to be updated by the platforms. 500781d07a4SJayanth Dodderi ChidanandTWED_DELAY := 0 5010ce2072dSTamas Ban 5020ce2072dSTamas Ban# By default, disable the mocking of RSS provided services 5030ce2072dSTamas BanPLAT_RSS_NOT_SUPPORTED := 0 50400e28874SManish V Badarkhe 50500e28874SManish V Badarkhe# Dynamic Root of Trust for Measurement support 50600e28874SManish V BadarkheDRTM_SUPPORT := 0 50704c7303bSOkash Khawaja 50804c7303bSOkash Khawaja# Check platform if cache management operations should be performed. 50904c7303bSOkash Khawaja# Disabled by default. 51004c7303bSOkash KhawajaCONDITIONAL_CMO := 0 511*890b5088SRaghu Krishnamurthy 512*890b5088SRaghu Krishnamurthy# By default, disable SPMD Logical partitions 513*890b5088SRaghu KrishnamurthyENABLE_SPMD_LP := 0 514