xref: /rk3399_ARM-atf/make_helpers/defaults.mk (revision 820371b13028a6f620a62cf73a951883d051666b)
12fae4b1eSJeenu Viswambharan#
25b18de09SZelalem Aweke# Copyright (c) 2016-2021, Arm Limited. All rights reserved.
32fae4b1eSJeenu Viswambharan#
482cb2c1aSdp-arm# SPDX-License-Identifier: BSD-3-Clause
52fae4b1eSJeenu Viswambharan#
62fae4b1eSJeenu Viswambharan
72fae4b1eSJeenu Viswambharan# Default, static values for build variables, listed in alphabetic order.
82fae4b1eSJeenu Viswambharan# Dependencies between build options, if any, are handled in the top-level
92fae4b1eSJeenu Viswambharan# Makefile, after this file is included. This ensures that the former is better
102fae4b1eSJeenu Viswambharan# poised to handle dependencies, as all build variables would have a default
112fae4b1eSJeenu Viswambharan# value by then.
122fae4b1eSJeenu Viswambharan
138fd9d4d5SAntonio Nino Diaz# Use T32 by default
148fd9d4d5SAntonio Nino DiazAARCH32_INSTRUCTION_SET		:= T32
158fd9d4d5SAntonio Nino Diaz
162fae4b1eSJeenu Viswambharan# The AArch32 Secure Payload to be built as BL32 image
172fae4b1eSJeenu ViswambharanAARCH32_SP			:= none
182fae4b1eSJeenu Viswambharan
192fae4b1eSJeenu Viswambharan# The Target build architecture. Supported values are: aarch64, aarch32.
202fae4b1eSJeenu ViswambharanARCH				:= aarch64
212fae4b1eSJeenu Viswambharan
22f1821790SAlexei Fedorov# ARM Architecture feature modifiers: none by default
23f1821790SAlexei FedorovARM_ARCH_FEATURE		:= none
24f1821790SAlexei Fedorov
25c877b414SJeenu Viswambharan# ARM Architecture major and minor versions: 8.0 by default.
26c877b414SJeenu ViswambharanARM_ARCH_MAJOR			:= 8
27c877b414SJeenu ViswambharanARM_ARCH_MINOR			:= 0
28c877b414SJeenu Viswambharan
292fae4b1eSJeenu Viswambharan# Base commit to perform code check on
302fae4b1eSJeenu ViswambharanBASE_COMMIT			:= origin/master
312fae4b1eSJeenu Viswambharan
32b1d27b48SRoberto Vargas# Execute BL2 at EL3
33b1d27b48SRoberto VargasBL2_AT_EL3			:= 0
34b1d27b48SRoberto Vargas
3546789a7cSBalint Dobszay# Only use SP packages if SP layout JSON is defined
3646789a7cSBalint DobszayBL2_ENABLE_SP_LOAD		:= 0
3746789a7cSBalint Dobszay
387d173fc5SJiafei Pan# BL2 image is stored in XIP memory, for now, this option is only supported
397d173fc5SJiafei Pan# when BL2_AT_EL3 is 1.
407d173fc5SJiafei PanBL2_IN_XIP_MEM			:= 0
417d173fc5SJiafei Pan
42b90f207aSHadi Asyrafi# Do dcache invalidate upon BL2 entry at EL3
43b90f207aSHadi AsyrafiBL2_INV_DCACHE			:= 1
44b90f207aSHadi Asyrafi
459fc59639SAlexei Fedorov# Select the branch protection features to use.
469fc59639SAlexei FedorovBRANCH_PROTECTION		:= 0
479fc59639SAlexei Fedorov
482fae4b1eSJeenu Viswambharan# By default, consider that the platform may release several CPUs out of reset.
492fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value.
502fae4b1eSJeenu ViswambharanCOLD_BOOT_SINGLE_CPU		:= 0
512fae4b1eSJeenu Viswambharan
523429c77aSJulius Werner# Flag to compile in coreboot support code. Exclude by default. The coreboot
533429c77aSJulius Werner# Makefile system will set this when compiling TF as part of a coreboot image.
543429c77aSJulius WernerCOREBOOT			:= 0
553429c77aSJulius Werner
562fae4b1eSJeenu Viswambharan# For Chain of Trust
572fae4b1eSJeenu ViswambharanCREATE_KEYS			:= 1
582fae4b1eSJeenu Viswambharan
592fae4b1eSJeenu Viswambharan# Build flag to include AArch32 registers in cpu context save and restore during
602fae4b1eSJeenu Viswambharan# world switch. This flag must be set to 0 for AArch64-only platforms.
612fae4b1eSJeenu ViswambharanCTX_INCLUDE_AARCH32_REGS	:= 1
622fae4b1eSJeenu Viswambharan
632fae4b1eSJeenu Viswambharan# Include FP registers in cpu context
642fae4b1eSJeenu ViswambharanCTX_INCLUDE_FPREGS		:= 0
652fae4b1eSJeenu Viswambharan
665283962eSAntonio Nino Diaz# Include pointer authentication (ARMv8.3-PAuth) registers in cpu context. This
675283962eSAntonio Nino Diaz# must be set to 1 if the platform wants to use this feature in the Secure
685283962eSAntonio Nino Diaz# world. It is not needed to use it in the Non-secure world.
695283962eSAntonio Nino DiazCTX_INCLUDE_PAUTH_REGS		:= 0
705283962eSAntonio Nino Diaz
71062f8aafSArunachalam Ganapathy# Include Nested virtualization control (Armv8.4-NV) registers in cpu context.
72062f8aafSArunachalam Ganapathy# This must be set to 1 if architecture implements Nested Virtualization
73062f8aafSArunachalam Ganapathy# Extension and platform wants to use this feature in the Secure world
74062f8aafSArunachalam GanapathyCTX_INCLUDE_NEVE_REGS		:= 0
75062f8aafSArunachalam Ganapathy
762fae4b1eSJeenu Viswambharan# Debug build
772fae4b1eSJeenu ViswambharanDEBUG				:= 0
782fae4b1eSJeenu Viswambharan
797cda17bbSSumit Garg# By default disable authenticated decryption support.
807cda17bbSSumit GargDECRYPTION_SUPPORT		:= none
817cda17bbSSumit Garg
822fae4b1eSJeenu Viswambharan# Build platform
832fae4b1eSJeenu ViswambharanDEFAULT_PLAT			:= fvp
842fae4b1eSJeenu Viswambharan
859e4609f1SChristoph Müllner# Disable the generation of the binary image (ELF only).
869e4609f1SChristoph MüllnerDISABLE_BIN_GENERATION		:= 0
879e4609f1SChristoph Müllner
880063dd17SJavier Almansa Sobrino# Disable MTPMU if FEAT_MTPMU is supported. Default is 0 to keep backwards
890063dd17SJavier Almansa Sobrino# compatibility.
900063dd17SJavier Almansa SobrinoDISABLE_MTPMU			:= 0
910063dd17SJavier Almansa Sobrino
92209a60ccSSoby Mathew# Enable capability to disable authentication dynamically. Only meant for
93209a60ccSSoby Mathew# development platforms.
94209a60ccSSoby MathewDYN_DISABLE_AUTH		:= 0
95209a60ccSSoby Mathew
965f835918SJeenu Viswambharan# Build option to enable MPAM for lower ELs
975f835918SJeenu ViswambharanENABLE_MPAM_FOR_LOWER_ELS	:= 0
985f835918SJeenu Viswambharan
9968120783SChris Kay# Enable the Maximum Power Mitigation Mechanism on supporting cores.
10068120783SChris KayENABLE_MPMM			:= 0
10168120783SChris Kay
10268120783SChris Kay# Enable MPMM configuration via FCONF.
10368120783SChris KayENABLE_MPMM_FCONF		:= 0
10468120783SChris Kay
1053bd17c0fSSoby Mathew# Flag to Enable Position Independant support (PIE)
1063bd17c0fSSoby MathewENABLE_PIE			:= 0
1073bd17c0fSSoby Mathew
1082fae4b1eSJeenu Viswambharan# Flag to enable Performance Measurement Framework
1092fae4b1eSJeenu ViswambharanENABLE_PMF			:= 0
1102fae4b1eSJeenu Viswambharan
1112fae4b1eSJeenu Viswambharan# Flag to enable PSCI STATs functionality
1122fae4b1eSJeenu ViswambharanENABLE_PSCI_STAT		:= 0
1132fae4b1eSJeenu Viswambharan
1145b18de09SZelalem Aweke# Flag to enable Realm Management Extension (FEAT_RME)
1155b18de09SZelalem AwekeENABLE_RME			:= 0
1165b18de09SZelalem Aweke
1172fae4b1eSJeenu Viswambharan# Flag to enable runtime instrumentation using PMF
1182fae4b1eSJeenu ViswambharanENABLE_RUNTIME_INSTRUMENTATION	:= 0
1192fae4b1eSJeenu Viswambharan
12051faada7SDouglas Raillard# Flag to enable stack corruption protection
12151faada7SDouglas RaillardENABLE_STACK_PROTECTOR		:= 0
12251faada7SDouglas Raillard
12321b818c0SJeenu Viswambharan# Flag to enable exception handling in EL3
12421b818c0SJeenu ViswambharanEL3_EXCEPTION_HANDLING		:= 0
12521b818c0SJeenu Viswambharan
1269fc59639SAlexei Fedorov# Flag to enable Branch Target Identification.
1279fc59639SAlexei Fedorov# Internal flag not meant for direct setting.
1289fc59639SAlexei Fedorov# Use BRANCH_PROTECTION to enable BTI.
1299fc59639SAlexei FedorovENABLE_BTI			:= 0
1309fc59639SAlexei Fedorov
1319fc59639SAlexei Fedorov# Flag to enable Pointer Authentication.
1329fc59639SAlexei Fedorov# Internal flag not meant for direct setting.
1339fc59639SAlexei Fedorov# Use BRANCH_PROTECTION to enable PAUTH.
134b86048c4SAntonio Nino DiazENABLE_PAUTH			:= 0
135b86048c4SAntonio Nino Diaz
136cb4ec47bSjohpow01# Flag to enable access to the HCRX_EL2 register by setting SCR_EL3.HXEn.
137cb4ec47bSjohpow01ENABLE_FEAT_HCX			:= 0
138cb4ec47bSjohpow01
139f74cb0beSJayanth Dodderi Chidanand# Flag to enable access to the HAFGRTR_EL2 register
140f74cb0beSJayanth Dodderi ChidanandENABLE_FEAT_AMUv1		:= 0
141f74cb0beSJayanth Dodderi Chidanand
142*820371b1SJayanth Dodderi Chidanand# Flag to enable access to the HDFGRTR_EL2 register
143*820371b1SJayanth Dodderi ChidanandENABLE_FEAT_FGT			:= 0
144*820371b1SJayanth Dodderi Chidanand
145*820371b1SJayanth Dodderi Chidanand# Flag to enable access to the CNTPOFF_EL2 register
146*820371b1SJayanth Dodderi ChidanandENABLE_FEAT_ECV			:= 0
147*820371b1SJayanth Dodderi Chidanand
148c6ba9b45SSumit Garg# By default BL31 encryption disabled
149c6ba9b45SSumit GargENCRYPT_BL31			:= 0
150c6ba9b45SSumit Garg
151c6ba9b45SSumit Garg# By default BL32 encryption disabled
152c6ba9b45SSumit GargENCRYPT_BL32			:= 0
153c6ba9b45SSumit Garg
154c6ba9b45SSumit Garg# Default dummy firmware encryption key
155c6ba9b45SSumit GargENC_KEY	:= 1234567890abcdef1234567890abcdef1234567890abcdef1234567890abcdef
156c6ba9b45SSumit Garg
157c6ba9b45SSumit Garg# Default dummy nonce for firmware encryption
158c6ba9b45SSumit GargENC_NONCE			:= 1234567890abcdef12345678
159c6ba9b45SSumit Garg
1602fae4b1eSJeenu Viswambharan# Build flag to treat usage of deprecated platform and framework APIs as error.
1612fae4b1eSJeenu ViswambharanERROR_DEPRECATED		:= 0
1622fae4b1eSJeenu Viswambharan
1631a7c1cfeSJeenu Viswambharan# Fault injection support
1641a7c1cfeSJeenu ViswambharanFAULT_INJECTION_SUPPORT		:= 0
1651a7c1cfeSJeenu Viswambharan
1661c75d5dfSMasahiro Yamada# Byte alignment that each component in FIP is aligned to
1671c75d5dfSMasahiro YamadaFIP_ALIGN			:= 0
1681c75d5dfSMasahiro Yamada
1692fae4b1eSJeenu Viswambharan# Default FIP file name
1702fae4b1eSJeenu ViswambharanFIP_NAME			:= fip.bin
1712fae4b1eSJeenu Viswambharan
1722fae4b1eSJeenu Viswambharan# Default FWU_FIP file name
1732fae4b1eSJeenu ViswambharanFWU_FIP_NAME			:= fwu_fip.bin
1742fae4b1eSJeenu Viswambharan
175c6ba9b45SSumit Garg# By default firmware encryption with SSK
176c6ba9b45SSumit GargFW_ENC_STATUS			:= 0
177c6ba9b45SSumit Garg
1782fae4b1eSJeenu Viswambharan# For Chain of Trust
1792fae4b1eSJeenu ViswambharanGENERATE_COT			:= 0
1802fae4b1eSJeenu Viswambharan
18174dce7faSJeenu Viswambharan# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By
18274dce7faSJeenu Viswambharan# default, they are for Secure EL1.
18374dce7faSJeenu ViswambharanGICV2_G0_FOR_EL3		:= 0
18474dce7faSJeenu Viswambharan
18576454abfSJeenu Viswambharan# Route External Aborts to EL3. Disabled by default; External Aborts are handled
18676454abfSJeenu Viswambharan# by lower ELs.
18776454abfSJeenu ViswambharanHANDLE_EA_EL3_FIRST		:= 0
18876454abfSJeenu Viswambharan
189ae3cf1ffSAlexei Fedorov# Secure hash algorithm flag, accepts 3 values: sha256, sha384 and sha512.
190ae3cf1ffSAlexei Fedorov# The default value is sha256.
191ae3cf1ffSAlexei FedorovHASH_ALG			:= sha256
192ae3cf1ffSAlexei Fedorov
1933c251af3SJeenu Viswambharan# Whether system coherency is managed in hardware, without explicit software
1943c251af3SJeenu Viswambharan# operations.
1953c251af3SJeenu ViswambharanHW_ASSISTED_COHERENCY		:= 0
1963c251af3SJeenu Viswambharan
1972091755cSSoby Mathew# Set the default algorithm for the generation of Trusted Board Boot keys
1982091755cSSoby MathewKEY_ALG				:= rsa
1992091755cSSoby Mathew
200ee15a172SLeonardo Sandoval# Set the default key size in case KEY_ALG is rsa
201ee15a172SLeonardo Sandovalifeq ($(KEY_ALG),rsa)
202ee15a172SLeonardo SandovalKEY_SIZE			:= 2048
203ee15a172SLeonardo Sandovalendif
204ee15a172SLeonardo Sandoval
2058c105290SAlexei Fedorov# Option to build TF with Measured Boot support
2068c105290SAlexei FedorovMEASURED_BOOT			:= 0
2078c105290SAlexei Fedorov
2082fae4b1eSJeenu Viswambharan# NS timer register save and restore
2092fae4b1eSJeenu ViswambharanNS_TIMER_SWITCH			:= 0
2102fae4b1eSJeenu Viswambharan
21177f1f7a1SVarun Wadekar# Include lib/libc in the final image
21277f1f7a1SVarun WadekarOVERRIDE_LIBC			:= 0
21377f1f7a1SVarun Wadekar
2142fae4b1eSJeenu Viswambharan# Build PL011 UART driver in minimal generic UART mode
2152fae4b1eSJeenu ViswambharanPL011_GENERIC_UART		:= 0
2162fae4b1eSJeenu Viswambharan
2172fae4b1eSJeenu Viswambharan# By default, consider that the platform's reset address is not programmable.
2182fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value.
2192fae4b1eSJeenu ViswambharanPROGRAMMABLE_RESET_ADDRESS	:= 0
2202fae4b1eSJeenu Viswambharan
22173308618SAntonio Nino Diaz# Flag used to choose the power state format: Extended State-ID or Original
2222fae4b1eSJeenu ViswambharanPSCI_EXTENDED_STATE_ID		:= 0
2232fae4b1eSJeenu Viswambharan
22414c6016aSJeenu Viswambharan# Enable RAS support
22514c6016aSJeenu ViswambharanRAS_EXTENSION			:= 0
22614c6016aSJeenu Viswambharan
2272fae4b1eSJeenu Viswambharan# By default, BL1 acts as the reset handler, not BL31
2282fae4b1eSJeenu ViswambharanRESET_TO_BL31			:= 0
2292fae4b1eSJeenu Viswambharan
2302fae4b1eSJeenu Viswambharan# For Chain of Trust
2312fae4b1eSJeenu ViswambharanSAVE_KEYS			:= 0
2322fae4b1eSJeenu Viswambharan
233b7cb133eSJeenu Viswambharan# Software Delegated Exception support
234b7cb133eSJeenu ViswambharanSDEI_SUPPORT			:= 0
235b7cb133eSJeenu Viswambharan
2367dfb9911SJimmy Brisson# True Random Number firmware Interface
2377dfb9911SJimmy BrissonTRNG_SUPPORT			:= 0
2387dfb9911SJimmy Brisson
239c7a28aa7SJeremy Linton# SMCCC PCI support
240c7a28aa7SJeremy LintonSMC_PCI_SUPPORT			:= 0
241c7a28aa7SJeremy Linton
2422fae4b1eSJeenu Viswambharan# Whether code and read-only data should be put on separate memory pages. The
2432fae4b1eSJeenu Viswambharan# platform Makefile is free to override this value.
2442fae4b1eSJeenu ViswambharanSEPARATE_CODE_AND_RODATA	:= 0
2452fae4b1eSJeenu Viswambharan
246f8578e64SSamuel Holland# Put NOBITS sections (.bss, stacks, page tables, and coherent memory) in a
247f8578e64SSamuel Holland# separate memory region, which may be discontiguous from the rest of BL31.
248f8578e64SSamuel HollandSEPARATE_NOBITS_REGION		:= 0
249f8578e64SSamuel Holland
2501dcc28cfSDaniel Boulby# If the BL31 image initialisation code is recalimed after use for the secondary
2511dcc28cfSDaniel Boulby# cores stack
2521dcc28cfSDaniel BoulbyRECLAIM_INIT_CODE		:= 0
2531dcc28cfSDaniel Boulby
2542fae4b1eSJeenu Viswambharan# SPD choice
2552fae4b1eSJeenu ViswambharanSPD				:= none
2562fae4b1eSJeenu Viswambharan
2573f3c341aSPaul Beesley# Enable the Management Mode (MM)-based Secure Partition Manager implementation
2583f3c341aSPaul BeesleySPM_MM				:= 0
2592d7b9e5eSAntonio Nino Diaz
260033039f8SMax Shvetsov# Use SPM at S-EL2 as a default config for SPMD
261033039f8SMax ShvetsovSPMD_SPM_AT_SEL2		:= 1
262033039f8SMax Shvetsov
2632fae4b1eSJeenu Viswambharan# Flag to introduce an infinite loop in BL1 just before it exits into the next
2642fae4b1eSJeenu Viswambharan# image. This is meant to help debugging the post-BL2 phase.
2652fae4b1eSJeenu ViswambharanSPIN_ON_BL1_EXIT		:= 0
2662fae4b1eSJeenu Viswambharan
2672fae4b1eSJeenu Viswambharan# Flags to build TF with Trusted Boot support
2682fae4b1eSJeenu ViswambharanTRUSTED_BOARD_BOOT		:= 0
2692fae4b1eSJeenu Viswambharan
270e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses Coherent memory or not.
2712fae4b1eSJeenu ViswambharanUSE_COHERENT_MEM		:= 1
2722fae4b1eSJeenu Viswambharan
2730ca3913dSOlivier Deprez# Build option to add debugfs support
2740ca3913dSOlivier DeprezUSE_DEBUGFS			:= 0
2750ca3913dSOlivier Deprez
2760a6e7e3bSLouis Mayencourt# Build option to fconf based io
277a6de824fSLouis MayencourtARM_IO_IN_DTB			:= 0
278cbf9e84aSBalint Dobszay
279cbf9e84aSBalint Dobszay# Build option to support SDEI through fconf
280cbf9e84aSBalint DobszaySDEI_IN_FCONF			:= 0
281452d5e5eSMadhukar Pappireddy
282452d5e5eSMadhukar Pappireddy# Build option to support Secure Interrupt descriptors through fconf
283452d5e5eSMadhukar PappireddySEC_INT_DESC_IN_FCONF		:= 0
2840a6e7e3bSLouis Mayencourt
285e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses library at ROM
2865accce5bSRoberto VargasUSE_ROMLIB			:= 0
2875accce5bSRoberto Vargas
28860e8f3cfSPetre-Ionut Tudor# Build option to choose whether the xlat tables of BL images can be read-only.
28960e8f3cfSPetre-Ionut Tudor# Note that this only serves as a higher level option to PLAT_RO_XLAT_TABLES,
29060e8f3cfSPetre-Ionut Tudor# which is the per BL-image option that actually enables the read-only tables
29160e8f3cfSPetre-Ionut Tudor# API. The reason for having this additional option is to have a common high
29260e8f3cfSPetre-Ionut Tudor# level makefile where we can check for incompatible features/build options.
29360e8f3cfSPetre-Ionut TudorALLOW_RO_XLAT_TABLES		:= 0
29460e8f3cfSPetre-Ionut Tudor
2953bff910dSSandrine Bailleux# Chain of trust.
2963bff910dSSandrine BailleuxCOT				:= tbbr
2973bff910dSSandrine Bailleux
298bb41eb7aSMasahiro Yamada# Use tbbr_oid.h instead of platform_oid.h
299e23e057eSAntonio Nino DiazUSE_TBBR_DEFS			:= 1
300bb41eb7aSMasahiro Yamada
3012fae4b1eSJeenu Viswambharan# Build verbosity
3022fae4b1eSJeenu ViswambharanV				:= 0
303bcc3c49cSSoby Mathew
304bcc3c49cSSoby Mathew# Whether to enable D-Cache early during warm boot. This is usually
305bcc3c49cSSoby Mathew# applicable for platforms wherein interconnect programming is not
306bcc3c49cSSoby Mathew# required to enable cache coherency after warm reset (eg: single cluster
307bcc3c49cSSoby Mathew# platforms).
308bcc3c49cSSoby MathewWARMBOOT_ENABLE_DCACHE_EARLY	:= 0
309d832aee9Sdp-arm
310c776deedSDimitris Papastamos# Build option to enable/disable the Statistical Profiling Extensions
311d832aee9Sdp-armENABLE_SPE_FOR_LOWER_ELS	:= 1
312d832aee9Sdp-arm
313c776deedSDimitris Papastamos# SPE is only supported on AArch64 so disable it on AArch32.
314d832aee9Sdp-armifeq (${ARCH},aarch32)
315d832aee9Sdp-arm	override ENABLE_SPE_FOR_LOWER_ELS := 0
316d832aee9Sdp-armendif
3170319a977SDimitris Papastamos
3189dd94382SJustin Chadwell# Include Memory Tagging Extension registers in cpu context. This must be set
3199dd94382SJustin Chadwell# to 1 if the platform wants to use this feature in the Secure world and MTE is
3209dd94382SJustin Chadwell# enabled at ELX.
3219dd94382SJustin ChadwellCTX_INCLUDE_MTE_REGS		:= 0
3229dd94382SJustin Chadwell
3230319a977SDimitris PapastamosENABLE_AMU			:= 0
3241fd685a7SChris KayENABLE_AMU_AUXILIARY_COUNTERS	:= 0
325742ca230SChris KayENABLE_AMU_FCONF		:= 0
326873d4241Sjohpow01AMU_RESTRICT_COUNTERS		:= 0
3271a853370SDavid Cunado
328dc78e62dSjohpow01# Enable SVE for non-secure world by default
3291a853370SDavid CunadoENABLE_SVE_FOR_NS		:= 1
3300c5e7d1cSMax ShvetsovENABLE_SVE_FOR_SWD		:= 0
331dc78e62dSjohpow01
332dc78e62dSjohpow01# SME defaults to disabled
333dc78e62dSjohpow01ENABLE_SME_FOR_NS		:= 0
334dc78e62dSjohpow01ENABLE_SME_FOR_SWD		:= 0
335dc78e62dSjohpow01
336dc78e62dSjohpow01# If SME is enabled then force SVE off
337dc78e62dSjohpow01ifeq (${ENABLE_SME_FOR_NS},1)
3381a853370SDavid Cunado	override ENABLE_SVE_FOR_NS	:= 0
3390c5e7d1cSMax Shvetsov	override ENABLE_SVE_FOR_SWD	:= 0
3401a853370SDavid Cunadoendif
3411f461979SJustin Chadwell
3421f461979SJustin ChadwellSANITIZE_UB := off
343c97cba4eSSoby Mathew
344c97cba4eSSoby Mathew# For ARMv8.1 (AArch64) platforms, enabling this option selects the spinlock
345c97cba4eSSoby Mathew# implementation variant using the ARMv8.1-LSE compare-and-swap instruction.
346c97cba4eSSoby Mathew# Default: disabled
347c97cba4eSSoby MathewUSE_SPINLOCK_CAS := 0
348edbce9aaSzelalem-aweke
349edbce9aaSzelalem-aweke# Enable Link Time Optimization
350edbce9aaSzelalem-awekeENABLE_LTO			:= 0
35128f39f02SMax Shvetsov
35228f39f02SMax Shvetsov# Build flag to include EL2 registers in cpu context save and restore during
35328f39f02SMax Shvetsov# S-EL2 firmware entry/exit. This flag is to be used with SPD=spmd option.
35428f39f02SMax Shvetsov# Default is 0.
35528f39f02SMax ShvetsovCTX_INCLUDE_EL2_REGS		:= 0
3567ff088d1SManish V Badarkhe
3577ff088d1SManish V Badarkhe# Enable Memory tag extension which is supported for architecture greater
3587ff088d1SManish V Badarkhe# than Armv8.5-A
3597ff088d1SManish V Badarkhe# By default it is set to "no"
3607ff088d1SManish V BadarkheSUPPORT_STACK_MEMTAG		:= no
36145aecff0SManish V Badarkhe
36245aecff0SManish V Badarkhe# Select workaround for AT speculative behaviour.
36345aecff0SManish V BadarkheERRATA_SPECULATIVE_AT		:= 0
364fbc44bd1SVarun Wadekar
365fbc44bd1SVarun Wadekar# Trap RAS error record access from lower EL
366fbc44bd1SVarun WadekarRAS_TRAP_LOWER_EL_ERR_ACCESS	:= 0
36784ef9cd8SManish V Badarkhe
36884ef9cd8SManish V Badarkhe# Build option to create cot descriptors using fconf
36984ef9cd8SManish V BadarkheCOT_DESC_IN_DTB			:= 0
370582e4e7bSManish V Badarkhe
371582e4e7bSManish V Badarkhe# Build option to provide openssl directory path
372582e4e7bSManish V BadarkheOPENSSL_DIR			:= /usr
373fddfb3baSMadhukar Pappireddy
374fddfb3baSMadhukar Pappireddy# Build option to use the SP804 timer instead of the generic one
375fddfb3baSMadhukar PappireddyUSE_SP804_TIMER			:= 0
3765357f83dSManish V Badarkhe
3775357f83dSManish V Badarkhe# Build option to define number of firmware banks, used in firmware update
3785357f83dSManish V Badarkhe# metadata structure.
3795357f83dSManish V BadarkheNR_OF_FW_BANKS			:= 2
3805357f83dSManish V Badarkhe
3815357f83dSManish V Badarkhe# Build option to define number of images in firmware bank, used in firmware
3825357f83dSManish V Badarkhe# update metadata structure.
3835357f83dSManish V BadarkheNR_OF_IMAGES_IN_FW_BANK		:= 1
384396b339dSManish V Badarkhe
385396b339dSManish V Badarkhe# Disable Firmware update support by default
386396b339dSManish V BadarkhePSA_FWU_SUPPORT			:= 0
387813524eaSManish V Badarkhe
388813524eaSManish V Badarkhe# By default, disable access of trace buffer control registers from NS
389813524eaSManish V Badarkhe# lower ELs  i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
390813524eaSManish V Badarkhe# if FEAT_TRBE is implemented.
391813524eaSManish V Badarkhe# Note FEAT_TRBE is only supported on AArch64 - therefore do not enable in
392813524eaSManish V Badarkhe# AArch32.
393813524eaSManish V Badarkheifneq (${ARCH},aarch32)
394813524eaSManish V Badarkhe	ENABLE_TRBE_FOR_NS		:= 0
395813524eaSManish V Badarkheelse
396813524eaSManish V Badarkhe	override ENABLE_TRBE_FOR_NS	:= 0
397813524eaSManish V Badarkheendif
398d4582d30SManish V Badarkhe
399d4582d30SManish V Badarkhe# By default, disable access of trace system registers from NS lower
400d4582d30SManish V Badarkhe# ELs  i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused if
401d4582d30SManish V Badarkhe# system register trace is implemented.
402d4582d30SManish V BadarkheENABLE_SYS_REG_TRACE_FOR_NS	:= 0
4038fcd3d96SManish V Badarkhe
4048fcd3d96SManish V Badarkhe# By default, disable trace filter control registers access to NS
4058fcd3d96SManish V Badarkhe# lower ELs, i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
4068fcd3d96SManish V Badarkhe# if FEAT_TRF is implemented.
4078fcd3d96SManish V BadarkheENABLE_TRF_FOR_NS		:= 0
408