12fae4b1eSJeenu Viswambharan# 2bc1a03c7SDan Handley# Copyright (c) 2016-2018, ARM Limited and Contributors. All rights reserved. 32fae4b1eSJeenu Viswambharan# 482cb2c1aSdp-arm# SPDX-License-Identifier: BSD-3-Clause 52fae4b1eSJeenu Viswambharan# 62fae4b1eSJeenu Viswambharan 72fae4b1eSJeenu Viswambharan# Default, static values for build variables, listed in alphabetic order. 82fae4b1eSJeenu Viswambharan# Dependencies between build options, if any, are handled in the top-level 92fae4b1eSJeenu Viswambharan# Makefile, after this file is included. This ensures that the former is better 102fae4b1eSJeenu Viswambharan# poised to handle dependencies, as all build variables would have a default 112fae4b1eSJeenu Viswambharan# value by then. 122fae4b1eSJeenu Viswambharan 132fae4b1eSJeenu Viswambharan# The AArch32 Secure Payload to be built as BL32 image 142fae4b1eSJeenu ViswambharanAARCH32_SP := none 152fae4b1eSJeenu Viswambharan 162fae4b1eSJeenu Viswambharan# The Target build architecture. Supported values are: aarch64, aarch32. 172fae4b1eSJeenu ViswambharanARCH := aarch64 182fae4b1eSJeenu Viswambharan 19c877b414SJeenu Viswambharan# ARM Architecture major and minor versions: 8.0 by default. 20c877b414SJeenu ViswambharanARM_ARCH_MAJOR := 8 21c877b414SJeenu ViswambharanARM_ARCH_MINOR := 0 22c877b414SJeenu Viswambharan 232fae4b1eSJeenu Viswambharan# Determine the version of ARM GIC architecture to use for interrupt management 242fae4b1eSJeenu Viswambharan# in EL3. The platform port can change this value if needed. 252fae4b1eSJeenu ViswambharanARM_GIC_ARCH := 2 262fae4b1eSJeenu Viswambharan 272fae4b1eSJeenu Viswambharan# Base commit to perform code check on 282fae4b1eSJeenu ViswambharanBASE_COMMIT := origin/master 292fae4b1eSJeenu Viswambharan 30b1d27b48SRoberto Vargas# Execute BL2 at EL3 31b1d27b48SRoberto VargasBL2_AT_EL3 := 0 32b1d27b48SRoberto Vargas 33*7d173fc5SJiafei Pan# BL2 image is stored in XIP memory, for now, this option is only supported 34*7d173fc5SJiafei Pan# when BL2_AT_EL3 is 1. 35*7d173fc5SJiafei PanBL2_IN_XIP_MEM := 0 36*7d173fc5SJiafei Pan 372fae4b1eSJeenu Viswambharan# By default, consider that the platform may release several CPUs out of reset. 382fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value. 392fae4b1eSJeenu ViswambharanCOLD_BOOT_SINGLE_CPU := 0 402fae4b1eSJeenu Viswambharan 413429c77aSJulius Werner# Flag to compile in coreboot support code. Exclude by default. The coreboot 423429c77aSJulius Werner# Makefile system will set this when compiling TF as part of a coreboot image. 433429c77aSJulius WernerCOREBOOT := 0 443429c77aSJulius Werner 452fae4b1eSJeenu Viswambharan# For Chain of Trust 462fae4b1eSJeenu ViswambharanCREATE_KEYS := 1 472fae4b1eSJeenu Viswambharan 482fae4b1eSJeenu Viswambharan# Build flag to include AArch32 registers in cpu context save and restore during 492fae4b1eSJeenu Viswambharan# world switch. This flag must be set to 0 for AArch64-only platforms. 502fae4b1eSJeenu ViswambharanCTX_INCLUDE_AARCH32_REGS := 1 512fae4b1eSJeenu Viswambharan 522fae4b1eSJeenu Viswambharan# Include FP registers in cpu context 532fae4b1eSJeenu ViswambharanCTX_INCLUDE_FPREGS := 0 542fae4b1eSJeenu Viswambharan 552fae4b1eSJeenu Viswambharan# Debug build 562fae4b1eSJeenu ViswambharanDEBUG := 0 572fae4b1eSJeenu Viswambharan 582fae4b1eSJeenu Viswambharan# Build platform 592fae4b1eSJeenu ViswambharanDEFAULT_PLAT := fvp 602fae4b1eSJeenu Viswambharan 612fae4b1eSJeenu Viswambharan# Flag to enable Performance Measurement Framework 622fae4b1eSJeenu ViswambharanENABLE_PMF := 0 632fae4b1eSJeenu Viswambharan 642fae4b1eSJeenu Viswambharan# Flag to enable PSCI STATs functionality 652fae4b1eSJeenu ViswambharanENABLE_PSCI_STAT := 0 662fae4b1eSJeenu Viswambharan 672fae4b1eSJeenu Viswambharan# Flag to enable runtime instrumentation using PMF 682fae4b1eSJeenu ViswambharanENABLE_RUNTIME_INSTRUMENTATION := 0 692fae4b1eSJeenu Viswambharan 7051faada7SDouglas Raillard# Flag to enable stack corruption protection 7151faada7SDouglas RaillardENABLE_STACK_PROTECTOR := 0 7251faada7SDouglas Raillard 7321b818c0SJeenu Viswambharan# Flag to enable exception handling in EL3 7421b818c0SJeenu ViswambharanEL3_EXCEPTION_HANDLING := 0 7521b818c0SJeenu Viswambharan 762fae4b1eSJeenu Viswambharan# Build flag to treat usage of deprecated platform and framework APIs as error. 772fae4b1eSJeenu ViswambharanERROR_DEPRECATED := 0 782fae4b1eSJeenu Viswambharan 791c75d5dfSMasahiro Yamada# Byte alignment that each component in FIP is aligned to 801c75d5dfSMasahiro YamadaFIP_ALIGN := 0 811c75d5dfSMasahiro Yamada 822fae4b1eSJeenu Viswambharan# Default FIP file name 832fae4b1eSJeenu ViswambharanFIP_NAME := fip.bin 842fae4b1eSJeenu Viswambharan 852fae4b1eSJeenu Viswambharan# Default FWU_FIP file name 862fae4b1eSJeenu ViswambharanFWU_FIP_NAME := fwu_fip.bin 872fae4b1eSJeenu Viswambharan 882fae4b1eSJeenu Viswambharan# For Chain of Trust 892fae4b1eSJeenu ViswambharanGENERATE_COT := 0 902fae4b1eSJeenu Viswambharan 9174dce7faSJeenu Viswambharan# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By 9274dce7faSJeenu Viswambharan# default, they are for Secure EL1. 9374dce7faSJeenu ViswambharanGICV2_G0_FOR_EL3 := 0 9474dce7faSJeenu Viswambharan 953c251af3SJeenu Viswambharan# Whether system coherency is managed in hardware, without explicit software 963c251af3SJeenu Viswambharan# operations. 973c251af3SJeenu ViswambharanHW_ASSISTED_COHERENCY := 0 983c251af3SJeenu Viswambharan 992091755cSSoby Mathew# Set the default algorithm for the generation of Trusted Board Boot keys 1002091755cSSoby MathewKEY_ALG := rsa 1012091755cSSoby Mathew 1022fae4b1eSJeenu Viswambharan# Flag to enable new version of image loading 1032fae4b1eSJeenu ViswambharanLOAD_IMAGE_V2 := 0 1042fae4b1eSJeenu Viswambharan 105bc1a03c7SDan Handley# Enable use of the console API allowing multiple consoles to be registered 106bc1a03c7SDan Handley# at the same time. 107bc1a03c7SDan HandleyMULTI_CONSOLE_API := 0 1089536bae6SJulius Werner 1092fae4b1eSJeenu Viswambharan# NS timer register save and restore 1102fae4b1eSJeenu ViswambharanNS_TIMER_SWITCH := 0 1112fae4b1eSJeenu Viswambharan 1122fae4b1eSJeenu Viswambharan# Build PL011 UART driver in minimal generic UART mode 1132fae4b1eSJeenu ViswambharanPL011_GENERIC_UART := 0 1142fae4b1eSJeenu Viswambharan 1152fae4b1eSJeenu Viswambharan# By default, consider that the platform's reset address is not programmable. 1162fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value. 1172fae4b1eSJeenu ViswambharanPROGRAMMABLE_RESET_ADDRESS := 0 1182fae4b1eSJeenu Viswambharan 1192fae4b1eSJeenu Viswambharan# Flag used to choose the power state format viz Extended State-ID or the 1202fae4b1eSJeenu Viswambharan# Original format. 1212fae4b1eSJeenu ViswambharanPSCI_EXTENDED_STATE_ID := 0 1222fae4b1eSJeenu Viswambharan 1232fae4b1eSJeenu Viswambharan# By default, BL1 acts as the reset handler, not BL31 1242fae4b1eSJeenu ViswambharanRESET_TO_BL31 := 0 1252fae4b1eSJeenu Viswambharan 1262fae4b1eSJeenu Viswambharan# For Chain of Trust 1272fae4b1eSJeenu ViswambharanSAVE_KEYS := 0 1282fae4b1eSJeenu Viswambharan 129b7cb133eSJeenu Viswambharan# Software Delegated Exception support 130b7cb133eSJeenu ViswambharanSDEI_SUPPORT := 0 131b7cb133eSJeenu Viswambharan 1322fae4b1eSJeenu Viswambharan# Whether code and read-only data should be put on separate memory pages. The 1332fae4b1eSJeenu Viswambharan# platform Makefile is free to override this value. 1342fae4b1eSJeenu ViswambharanSEPARATE_CODE_AND_RODATA := 0 1352fae4b1eSJeenu Viswambharan 1362fae4b1eSJeenu Viswambharan# SPD choice 1372fae4b1eSJeenu ViswambharanSPD := none 1382fae4b1eSJeenu Viswambharan 1392fccb228SAntonio Nino Diaz# For including the Secure Partition Manager 1402fccb228SAntonio Nino DiazENABLE_SPM := 0 1412fccb228SAntonio Nino Diaz 1422fae4b1eSJeenu Viswambharan# Flag to introduce an infinite loop in BL1 just before it exits into the next 1432fae4b1eSJeenu Viswambharan# image. This is meant to help debugging the post-BL2 phase. 1442fae4b1eSJeenu ViswambharanSPIN_ON_BL1_EXIT := 0 1452fae4b1eSJeenu Viswambharan 1462fae4b1eSJeenu Viswambharan# Flags to build TF with Trusted Boot support 1472fae4b1eSJeenu ViswambharanTRUSTED_BOARD_BOOT := 0 1482fae4b1eSJeenu Viswambharan 1492fae4b1eSJeenu Viswambharan# Build option to choose whether Trusted firmware uses Coherent memory or not. 1502fae4b1eSJeenu ViswambharanUSE_COHERENT_MEM := 1 1512fae4b1eSJeenu Viswambharan 152bb41eb7aSMasahiro Yamada# Use tbbr_oid.h instead of platform_oid.h 153bb41eb7aSMasahiro YamadaUSE_TBBR_DEFS = $(ERROR_DEPRECATED) 154bb41eb7aSMasahiro Yamada 1552fae4b1eSJeenu Viswambharan# Build verbosity 1562fae4b1eSJeenu ViswambharanV := 0 157bcc3c49cSSoby Mathew 158bcc3c49cSSoby Mathew# Whether to enable D-Cache early during warm boot. This is usually 159bcc3c49cSSoby Mathew# applicable for platforms wherein interconnect programming is not 160bcc3c49cSSoby Mathew# required to enable cache coherency after warm reset (eg: single cluster 161bcc3c49cSSoby Mathew# platforms). 162bcc3c49cSSoby MathewWARMBOOT_ENABLE_DCACHE_EARLY := 0 163d832aee9Sdp-arm 164c776deedSDimitris Papastamos# Build option to enable/disable the Statistical Profiling Extensions 165d832aee9Sdp-armENABLE_SPE_FOR_LOWER_ELS := 1 166d832aee9Sdp-arm 167c776deedSDimitris Papastamos# SPE is only supported on AArch64 so disable it on AArch32. 168d832aee9Sdp-armifeq (${ARCH},aarch32) 169d832aee9Sdp-arm override ENABLE_SPE_FOR_LOWER_ELS := 0 170d832aee9Sdp-armendif 1710319a977SDimitris Papastamos 1720319a977SDimitris PapastamosENABLE_AMU := 0 1731a853370SDavid Cunado 1741a853370SDavid Cunado# By default, enable Scalable Vector Extension if implemented for Non-secure 1751a853370SDavid Cunado# lower ELs 1761a853370SDavid Cunado# Note SVE is only supported on AArch64 - therefore do not enable in AArch32 1771a853370SDavid Cunadoifneq (${ARCH},aarch32) 1781a853370SDavid Cunado ENABLE_SVE_FOR_NS := 1 1791a853370SDavid Cunadoelse 1801a853370SDavid Cunado override ENABLE_SVE_FOR_NS := 0 1811a853370SDavid Cunadoendif 182