xref: /rk3399_ARM-atf/make_helpers/defaults.mk (revision 742ca2307f4e9f82cb2c21518819425e5bcc0f90)
12fae4b1eSJeenu Viswambharan#
25b18de09SZelalem Aweke# Copyright (c) 2016-2021, Arm Limited. All rights reserved.
32fae4b1eSJeenu Viswambharan#
482cb2c1aSdp-arm# SPDX-License-Identifier: BSD-3-Clause
52fae4b1eSJeenu Viswambharan#
62fae4b1eSJeenu Viswambharan
72fae4b1eSJeenu Viswambharan# Default, static values for build variables, listed in alphabetic order.
82fae4b1eSJeenu Viswambharan# Dependencies between build options, if any, are handled in the top-level
92fae4b1eSJeenu Viswambharan# Makefile, after this file is included. This ensures that the former is better
102fae4b1eSJeenu Viswambharan# poised to handle dependencies, as all build variables would have a default
112fae4b1eSJeenu Viswambharan# value by then.
122fae4b1eSJeenu Viswambharan
138fd9d4d5SAntonio Nino Diaz# Use T32 by default
148fd9d4d5SAntonio Nino DiazAARCH32_INSTRUCTION_SET		:= T32
158fd9d4d5SAntonio Nino Diaz
162fae4b1eSJeenu Viswambharan# The AArch32 Secure Payload to be built as BL32 image
172fae4b1eSJeenu ViswambharanAARCH32_SP			:= none
182fae4b1eSJeenu Viswambharan
192fae4b1eSJeenu Viswambharan# The Target build architecture. Supported values are: aarch64, aarch32.
202fae4b1eSJeenu ViswambharanARCH				:= aarch64
212fae4b1eSJeenu Viswambharan
22f1821790SAlexei Fedorov# ARM Architecture feature modifiers: none by default
23f1821790SAlexei FedorovARM_ARCH_FEATURE		:= none
24f1821790SAlexei Fedorov
25c877b414SJeenu Viswambharan# ARM Architecture major and minor versions: 8.0 by default.
26c877b414SJeenu ViswambharanARM_ARCH_MAJOR			:= 8
27c877b414SJeenu ViswambharanARM_ARCH_MINOR			:= 0
28c877b414SJeenu Viswambharan
292fae4b1eSJeenu Viswambharan# Base commit to perform code check on
302fae4b1eSJeenu ViswambharanBASE_COMMIT			:= origin/master
312fae4b1eSJeenu Viswambharan
32b1d27b48SRoberto Vargas# Execute BL2 at EL3
33b1d27b48SRoberto VargasBL2_AT_EL3			:= 0
34b1d27b48SRoberto Vargas
3546789a7cSBalint Dobszay# Only use SP packages if SP layout JSON is defined
3646789a7cSBalint DobszayBL2_ENABLE_SP_LOAD		:= 0
3746789a7cSBalint Dobszay
387d173fc5SJiafei Pan# BL2 image is stored in XIP memory, for now, this option is only supported
397d173fc5SJiafei Pan# when BL2_AT_EL3 is 1.
407d173fc5SJiafei PanBL2_IN_XIP_MEM			:= 0
417d173fc5SJiafei Pan
42b90f207aSHadi Asyrafi# Do dcache invalidate upon BL2 entry at EL3
43b90f207aSHadi AsyrafiBL2_INV_DCACHE			:= 1
44b90f207aSHadi Asyrafi
459fc59639SAlexei Fedorov# Select the branch protection features to use.
469fc59639SAlexei FedorovBRANCH_PROTECTION		:= 0
479fc59639SAlexei Fedorov
482fae4b1eSJeenu Viswambharan# By default, consider that the platform may release several CPUs out of reset.
492fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value.
502fae4b1eSJeenu ViswambharanCOLD_BOOT_SINGLE_CPU		:= 0
512fae4b1eSJeenu Viswambharan
523429c77aSJulius Werner# Flag to compile in coreboot support code. Exclude by default. The coreboot
533429c77aSJulius Werner# Makefile system will set this when compiling TF as part of a coreboot image.
543429c77aSJulius WernerCOREBOOT			:= 0
553429c77aSJulius Werner
562fae4b1eSJeenu Viswambharan# For Chain of Trust
572fae4b1eSJeenu ViswambharanCREATE_KEYS			:= 1
582fae4b1eSJeenu Viswambharan
592fae4b1eSJeenu Viswambharan# Build flag to include AArch32 registers in cpu context save and restore during
602fae4b1eSJeenu Viswambharan# world switch. This flag must be set to 0 for AArch64-only platforms.
612fae4b1eSJeenu ViswambharanCTX_INCLUDE_AARCH32_REGS	:= 1
622fae4b1eSJeenu Viswambharan
632fae4b1eSJeenu Viswambharan# Include FP registers in cpu context
642fae4b1eSJeenu ViswambharanCTX_INCLUDE_FPREGS		:= 0
652fae4b1eSJeenu Viswambharan
665283962eSAntonio Nino Diaz# Include pointer authentication (ARMv8.3-PAuth) registers in cpu context. This
675283962eSAntonio Nino Diaz# must be set to 1 if the platform wants to use this feature in the Secure
685283962eSAntonio Nino Diaz# world. It is not needed to use it in the Non-secure world.
695283962eSAntonio Nino DiazCTX_INCLUDE_PAUTH_REGS		:= 0
705283962eSAntonio Nino Diaz
71062f8aafSArunachalam Ganapathy# Include Nested virtualization control (Armv8.4-NV) registers in cpu context.
72062f8aafSArunachalam Ganapathy# This must be set to 1 if architecture implements Nested Virtualization
73062f8aafSArunachalam Ganapathy# Extension and platform wants to use this feature in the Secure world
74062f8aafSArunachalam GanapathyCTX_INCLUDE_NEVE_REGS		:= 0
75062f8aafSArunachalam Ganapathy
762fae4b1eSJeenu Viswambharan# Debug build
772fae4b1eSJeenu ViswambharanDEBUG				:= 0
782fae4b1eSJeenu Viswambharan
797cda17bbSSumit Garg# By default disable authenticated decryption support.
807cda17bbSSumit GargDECRYPTION_SUPPORT		:= none
817cda17bbSSumit Garg
822fae4b1eSJeenu Viswambharan# Build platform
832fae4b1eSJeenu ViswambharanDEFAULT_PLAT			:= fvp
842fae4b1eSJeenu Viswambharan
859e4609f1SChristoph Müllner# Disable the generation of the binary image (ELF only).
869e4609f1SChristoph MüllnerDISABLE_BIN_GENERATION		:= 0
879e4609f1SChristoph Müllner
880063dd17SJavier Almansa Sobrino# Disable MTPMU if FEAT_MTPMU is supported. Default is 0 to keep backwards
890063dd17SJavier Almansa Sobrino# compatibility.
900063dd17SJavier Almansa SobrinoDISABLE_MTPMU			:= 0
910063dd17SJavier Almansa Sobrino
92209a60ccSSoby Mathew# Enable capability to disable authentication dynamically. Only meant for
93209a60ccSSoby Mathew# development platforms.
94209a60ccSSoby MathewDYN_DISABLE_AUTH		:= 0
95209a60ccSSoby Mathew
965f835918SJeenu Viswambharan# Build option to enable MPAM for lower ELs
975f835918SJeenu ViswambharanENABLE_MPAM_FOR_LOWER_ELS	:= 0
985f835918SJeenu Viswambharan
993bd17c0fSSoby Mathew# Flag to Enable Position Independant support (PIE)
1003bd17c0fSSoby MathewENABLE_PIE			:= 0
1013bd17c0fSSoby Mathew
1022fae4b1eSJeenu Viswambharan# Flag to enable Performance Measurement Framework
1032fae4b1eSJeenu ViswambharanENABLE_PMF			:= 0
1042fae4b1eSJeenu Viswambharan
1052fae4b1eSJeenu Viswambharan# Flag to enable PSCI STATs functionality
1062fae4b1eSJeenu ViswambharanENABLE_PSCI_STAT		:= 0
1072fae4b1eSJeenu Viswambharan
1085b18de09SZelalem Aweke# Flag to enable Realm Management Extension (FEAT_RME)
1095b18de09SZelalem AwekeENABLE_RME			:= 0
1105b18de09SZelalem Aweke
1112fae4b1eSJeenu Viswambharan# Flag to enable runtime instrumentation using PMF
1122fae4b1eSJeenu ViswambharanENABLE_RUNTIME_INSTRUMENTATION	:= 0
1132fae4b1eSJeenu Viswambharan
11451faada7SDouglas Raillard# Flag to enable stack corruption protection
11551faada7SDouglas RaillardENABLE_STACK_PROTECTOR		:= 0
11651faada7SDouglas Raillard
11721b818c0SJeenu Viswambharan# Flag to enable exception handling in EL3
11821b818c0SJeenu ViswambharanEL3_EXCEPTION_HANDLING		:= 0
11921b818c0SJeenu Viswambharan
1209fc59639SAlexei Fedorov# Flag to enable Branch Target Identification.
1219fc59639SAlexei Fedorov# Internal flag not meant for direct setting.
1229fc59639SAlexei Fedorov# Use BRANCH_PROTECTION to enable BTI.
1239fc59639SAlexei FedorovENABLE_BTI			:= 0
1249fc59639SAlexei Fedorov
1259fc59639SAlexei Fedorov# Flag to enable Pointer Authentication.
1269fc59639SAlexei Fedorov# Internal flag not meant for direct setting.
1279fc59639SAlexei Fedorov# Use BRANCH_PROTECTION to enable PAUTH.
128b86048c4SAntonio Nino DiazENABLE_PAUTH			:= 0
129b86048c4SAntonio Nino Diaz
130cb4ec47bSjohpow01# Flag to enable access to the HCRX_EL2 register by setting SCR_EL3.HXEn.
131cb4ec47bSjohpow01ENABLE_FEAT_HCX                 := 0
132cb4ec47bSjohpow01
133c6ba9b45SSumit Garg# By default BL31 encryption disabled
134c6ba9b45SSumit GargENCRYPT_BL31			:= 0
135c6ba9b45SSumit Garg
136c6ba9b45SSumit Garg# By default BL32 encryption disabled
137c6ba9b45SSumit GargENCRYPT_BL32			:= 0
138c6ba9b45SSumit Garg
139c6ba9b45SSumit Garg# Default dummy firmware encryption key
140c6ba9b45SSumit GargENC_KEY	:= 1234567890abcdef1234567890abcdef1234567890abcdef1234567890abcdef
141c6ba9b45SSumit Garg
142c6ba9b45SSumit Garg# Default dummy nonce for firmware encryption
143c6ba9b45SSumit GargENC_NONCE			:= 1234567890abcdef12345678
144c6ba9b45SSumit Garg
1452fae4b1eSJeenu Viswambharan# Build flag to treat usage of deprecated platform and framework APIs as error.
1462fae4b1eSJeenu ViswambharanERROR_DEPRECATED		:= 0
1472fae4b1eSJeenu Viswambharan
1481a7c1cfeSJeenu Viswambharan# Fault injection support
1491a7c1cfeSJeenu ViswambharanFAULT_INJECTION_SUPPORT		:= 0
1501a7c1cfeSJeenu Viswambharan
1511c75d5dfSMasahiro Yamada# Byte alignment that each component in FIP is aligned to
1521c75d5dfSMasahiro YamadaFIP_ALIGN			:= 0
1531c75d5dfSMasahiro Yamada
1542fae4b1eSJeenu Viswambharan# Default FIP file name
1552fae4b1eSJeenu ViswambharanFIP_NAME			:= fip.bin
1562fae4b1eSJeenu Viswambharan
1572fae4b1eSJeenu Viswambharan# Default FWU_FIP file name
1582fae4b1eSJeenu ViswambharanFWU_FIP_NAME			:= fwu_fip.bin
1592fae4b1eSJeenu Viswambharan
160c6ba9b45SSumit Garg# By default firmware encryption with SSK
161c6ba9b45SSumit GargFW_ENC_STATUS			:= 0
162c6ba9b45SSumit Garg
1632fae4b1eSJeenu Viswambharan# For Chain of Trust
1642fae4b1eSJeenu ViswambharanGENERATE_COT			:= 0
1652fae4b1eSJeenu Viswambharan
16674dce7faSJeenu Viswambharan# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By
16774dce7faSJeenu Viswambharan# default, they are for Secure EL1.
16874dce7faSJeenu ViswambharanGICV2_G0_FOR_EL3		:= 0
16974dce7faSJeenu Viswambharan
17076454abfSJeenu Viswambharan# Route External Aborts to EL3. Disabled by default; External Aborts are handled
17176454abfSJeenu Viswambharan# by lower ELs.
17276454abfSJeenu ViswambharanHANDLE_EA_EL3_FIRST		:= 0
17376454abfSJeenu Viswambharan
174ae3cf1ffSAlexei Fedorov# Secure hash algorithm flag, accepts 3 values: sha256, sha384 and sha512.
175ae3cf1ffSAlexei Fedorov# The default value is sha256.
176ae3cf1ffSAlexei FedorovHASH_ALG			:= sha256
177ae3cf1ffSAlexei Fedorov
1783c251af3SJeenu Viswambharan# Whether system coherency is managed in hardware, without explicit software
1793c251af3SJeenu Viswambharan# operations.
1803c251af3SJeenu ViswambharanHW_ASSISTED_COHERENCY		:= 0
1813c251af3SJeenu Viswambharan
1822091755cSSoby Mathew# Set the default algorithm for the generation of Trusted Board Boot keys
1832091755cSSoby MathewKEY_ALG				:= rsa
1842091755cSSoby Mathew
185ee15a172SLeonardo Sandoval# Set the default key size in case KEY_ALG is rsa
186ee15a172SLeonardo Sandovalifeq ($(KEY_ALG),rsa)
187ee15a172SLeonardo SandovalKEY_SIZE			:= 2048
188ee15a172SLeonardo Sandovalendif
189ee15a172SLeonardo Sandoval
1908c105290SAlexei Fedorov# Option to build TF with Measured Boot support
1918c105290SAlexei FedorovMEASURED_BOOT			:= 0
1928c105290SAlexei Fedorov
1932fae4b1eSJeenu Viswambharan# NS timer register save and restore
1942fae4b1eSJeenu ViswambharanNS_TIMER_SWITCH			:= 0
1952fae4b1eSJeenu Viswambharan
19677f1f7a1SVarun Wadekar# Include lib/libc in the final image
19777f1f7a1SVarun WadekarOVERRIDE_LIBC			:= 0
19877f1f7a1SVarun Wadekar
1992fae4b1eSJeenu Viswambharan# Build PL011 UART driver in minimal generic UART mode
2002fae4b1eSJeenu ViswambharanPL011_GENERIC_UART		:= 0
2012fae4b1eSJeenu Viswambharan
2022fae4b1eSJeenu Viswambharan# By default, consider that the platform's reset address is not programmable.
2032fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value.
2042fae4b1eSJeenu ViswambharanPROGRAMMABLE_RESET_ADDRESS	:= 0
2052fae4b1eSJeenu Viswambharan
20673308618SAntonio Nino Diaz# Flag used to choose the power state format: Extended State-ID or Original
2072fae4b1eSJeenu ViswambharanPSCI_EXTENDED_STATE_ID		:= 0
2082fae4b1eSJeenu Viswambharan
20914c6016aSJeenu Viswambharan# Enable RAS support
21014c6016aSJeenu ViswambharanRAS_EXTENSION			:= 0
21114c6016aSJeenu Viswambharan
2122fae4b1eSJeenu Viswambharan# By default, BL1 acts as the reset handler, not BL31
2132fae4b1eSJeenu ViswambharanRESET_TO_BL31			:= 0
2142fae4b1eSJeenu Viswambharan
2152fae4b1eSJeenu Viswambharan# For Chain of Trust
2162fae4b1eSJeenu ViswambharanSAVE_KEYS			:= 0
2172fae4b1eSJeenu Viswambharan
218b7cb133eSJeenu Viswambharan# Software Delegated Exception support
219b7cb133eSJeenu ViswambharanSDEI_SUPPORT            	:= 0
220b7cb133eSJeenu Viswambharan
2217dfb9911SJimmy Brisson# True Random Number firmware Interface
2227dfb9911SJimmy BrissonTRNG_SUPPORT            	:= 0
2237dfb9911SJimmy Brisson
224c7a28aa7SJeremy Linton# SMCCC PCI support
225c7a28aa7SJeremy LintonSMC_PCI_SUPPORT            	:= 0
226c7a28aa7SJeremy Linton
2272fae4b1eSJeenu Viswambharan# Whether code and read-only data should be put on separate memory pages. The
2282fae4b1eSJeenu Viswambharan# platform Makefile is free to override this value.
2292fae4b1eSJeenu ViswambharanSEPARATE_CODE_AND_RODATA	:= 0
2302fae4b1eSJeenu Viswambharan
231f8578e64SSamuel Holland# Put NOBITS sections (.bss, stacks, page tables, and coherent memory) in a
232f8578e64SSamuel Holland# separate memory region, which may be discontiguous from the rest of BL31.
233f8578e64SSamuel HollandSEPARATE_NOBITS_REGION		:= 0
234f8578e64SSamuel Holland
2351dcc28cfSDaniel Boulby# If the BL31 image initialisation code is recalimed after use for the secondary
2361dcc28cfSDaniel Boulby# cores stack
2371dcc28cfSDaniel BoulbyRECLAIM_INIT_CODE		:= 0
2381dcc28cfSDaniel Boulby
2392fae4b1eSJeenu Viswambharan# SPD choice
2402fae4b1eSJeenu ViswambharanSPD				:= none
2412fae4b1eSJeenu Viswambharan
2423f3c341aSPaul Beesley# Enable the Management Mode (MM)-based Secure Partition Manager implementation
2433f3c341aSPaul BeesleySPM_MM				:= 0
2442d7b9e5eSAntonio Nino Diaz
245033039f8SMax Shvetsov# Use SPM at S-EL2 as a default config for SPMD
246033039f8SMax ShvetsovSPMD_SPM_AT_SEL2		:= 1
247033039f8SMax Shvetsov
2482fae4b1eSJeenu Viswambharan# Flag to introduce an infinite loop in BL1 just before it exits into the next
2492fae4b1eSJeenu Viswambharan# image. This is meant to help debugging the post-BL2 phase.
2502fae4b1eSJeenu ViswambharanSPIN_ON_BL1_EXIT		:= 0
2512fae4b1eSJeenu Viswambharan
2522fae4b1eSJeenu Viswambharan# Flags to build TF with Trusted Boot support
2532fae4b1eSJeenu ViswambharanTRUSTED_BOARD_BOOT		:= 0
2542fae4b1eSJeenu Viswambharan
255e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses Coherent memory or not.
2562fae4b1eSJeenu ViswambharanUSE_COHERENT_MEM		:= 1
2572fae4b1eSJeenu Viswambharan
2580ca3913dSOlivier Deprez# Build option to add debugfs support
2590ca3913dSOlivier DeprezUSE_DEBUGFS			:= 0
2600ca3913dSOlivier Deprez
2610a6e7e3bSLouis Mayencourt# Build option to fconf based io
262a6de824fSLouis MayencourtARM_IO_IN_DTB			:= 0
263cbf9e84aSBalint Dobszay
264cbf9e84aSBalint Dobszay# Build option to support SDEI through fconf
265cbf9e84aSBalint DobszaySDEI_IN_FCONF			:= 0
266452d5e5eSMadhukar Pappireddy
267452d5e5eSMadhukar Pappireddy# Build option to support Secure Interrupt descriptors through fconf
268452d5e5eSMadhukar PappireddySEC_INT_DESC_IN_FCONF		:= 0
2690a6e7e3bSLouis Mayencourt
270e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses library at ROM
2715accce5bSRoberto VargasUSE_ROMLIB			:= 0
2725accce5bSRoberto Vargas
27360e8f3cfSPetre-Ionut Tudor# Build option to choose whether the xlat tables of BL images can be read-only.
27460e8f3cfSPetre-Ionut Tudor# Note that this only serves as a higher level option to PLAT_RO_XLAT_TABLES,
27560e8f3cfSPetre-Ionut Tudor# which is the per BL-image option that actually enables the read-only tables
27660e8f3cfSPetre-Ionut Tudor# API. The reason for having this additional option is to have a common high
27760e8f3cfSPetre-Ionut Tudor# level makefile where we can check for incompatible features/build options.
27860e8f3cfSPetre-Ionut TudorALLOW_RO_XLAT_TABLES		:= 0
27960e8f3cfSPetre-Ionut Tudor
2803bff910dSSandrine Bailleux# Chain of trust.
2813bff910dSSandrine BailleuxCOT				:= tbbr
2823bff910dSSandrine Bailleux
283bb41eb7aSMasahiro Yamada# Use tbbr_oid.h instead of platform_oid.h
284e23e057eSAntonio Nino DiazUSE_TBBR_DEFS			:= 1
285bb41eb7aSMasahiro Yamada
2862fae4b1eSJeenu Viswambharan# Build verbosity
2872fae4b1eSJeenu ViswambharanV				:= 0
288bcc3c49cSSoby Mathew
289bcc3c49cSSoby Mathew# Whether to enable D-Cache early during warm boot. This is usually
290bcc3c49cSSoby Mathew# applicable for platforms wherein interconnect programming is not
291bcc3c49cSSoby Mathew# required to enable cache coherency after warm reset (eg: single cluster
292bcc3c49cSSoby Mathew# platforms).
293bcc3c49cSSoby MathewWARMBOOT_ENABLE_DCACHE_EARLY	:= 0
294d832aee9Sdp-arm
295c776deedSDimitris Papastamos# Build option to enable/disable the Statistical Profiling Extensions
296d832aee9Sdp-armENABLE_SPE_FOR_LOWER_ELS	:= 1
297d832aee9Sdp-arm
298c776deedSDimitris Papastamos# SPE is only supported on AArch64 so disable it on AArch32.
299d832aee9Sdp-armifeq (${ARCH},aarch32)
300d832aee9Sdp-arm    override ENABLE_SPE_FOR_LOWER_ELS := 0
301d832aee9Sdp-armendif
3020319a977SDimitris Papastamos
3039dd94382SJustin Chadwell# Include Memory Tagging Extension registers in cpu context. This must be set
3049dd94382SJustin Chadwell# to 1 if the platform wants to use this feature in the Secure world and MTE is
3059dd94382SJustin Chadwell# enabled at ELX.
3069dd94382SJustin ChadwellCTX_INCLUDE_MTE_REGS		:= 0
3079dd94382SJustin Chadwell
3080319a977SDimitris PapastamosENABLE_AMU			:= 0
3091fd685a7SChris KayENABLE_AMU_AUXILIARY_COUNTERS	:= 0
310*742ca230SChris KayENABLE_AMU_FCONF		:= 0
311873d4241Sjohpow01AMU_RESTRICT_COUNTERS		:= 0
3121a853370SDavid Cunado
3130c5e7d1cSMax Shvetsov# By default, enable Scalable Vector Extension if implemented only for Non-secure
3141a853370SDavid Cunado# lower ELs
3151a853370SDavid Cunado# Note SVE is only supported on AArch64 - therefore do not enable in AArch32
3161a853370SDavid Cunadoifneq (${ARCH},aarch32)
3171a853370SDavid Cunado    ENABLE_SVE_FOR_NS		:= 1
3180c5e7d1cSMax Shvetsov    ENABLE_SVE_FOR_SWD		:= 0
3191a853370SDavid Cunadoelse
3201a853370SDavid Cunado    override ENABLE_SVE_FOR_NS	:= 0
3210c5e7d1cSMax Shvetsov    override ENABLE_SVE_FOR_SWD  := 0
3221a853370SDavid Cunadoendif
3231f461979SJustin Chadwell
3241f461979SJustin ChadwellSANITIZE_UB := off
325c97cba4eSSoby Mathew
326c97cba4eSSoby Mathew# For ARMv8.1 (AArch64) platforms, enabling this option selects the spinlock
327c97cba4eSSoby Mathew# implementation variant using the ARMv8.1-LSE compare-and-swap instruction.
328c97cba4eSSoby Mathew# Default: disabled
329c97cba4eSSoby MathewUSE_SPINLOCK_CAS := 0
330edbce9aaSzelalem-aweke
331edbce9aaSzelalem-aweke# Enable Link Time Optimization
332edbce9aaSzelalem-awekeENABLE_LTO			:= 0
33328f39f02SMax Shvetsov
33428f39f02SMax Shvetsov# Build flag to include EL2 registers in cpu context save and restore during
33528f39f02SMax Shvetsov# S-EL2 firmware entry/exit. This flag is to be used with SPD=spmd option.
33628f39f02SMax Shvetsov# Default is 0.
33728f39f02SMax ShvetsovCTX_INCLUDE_EL2_REGS		:= 0
3387ff088d1SManish V Badarkhe
3397ff088d1SManish V Badarkhe# Enable Memory tag extension which is supported for architecture greater
3407ff088d1SManish V Badarkhe# than Armv8.5-A
3417ff088d1SManish V Badarkhe# By default it is set to "no"
3427ff088d1SManish V BadarkheSUPPORT_STACK_MEMTAG		:= no
34345aecff0SManish V Badarkhe
34445aecff0SManish V Badarkhe# Select workaround for AT speculative behaviour.
34545aecff0SManish V BadarkheERRATA_SPECULATIVE_AT           := 0
346fbc44bd1SVarun Wadekar
347fbc44bd1SVarun Wadekar# Trap RAS error record access from lower EL
348fbc44bd1SVarun WadekarRAS_TRAP_LOWER_EL_ERR_ACCESS	:= 0
34984ef9cd8SManish V Badarkhe
35084ef9cd8SManish V Badarkhe# Build option to create cot descriptors using fconf
35184ef9cd8SManish V BadarkheCOT_DESC_IN_DTB			:= 0
352582e4e7bSManish V Badarkhe
353582e4e7bSManish V Badarkhe# Build option to provide openssl directory path
354582e4e7bSManish V BadarkheOPENSSL_DIR			:= /usr
355fddfb3baSMadhukar Pappireddy
356fddfb3baSMadhukar Pappireddy# Build option to use the SP804 timer instead of the generic one
357fddfb3baSMadhukar PappireddyUSE_SP804_TIMER			:= 0
3585357f83dSManish V Badarkhe
3595357f83dSManish V Badarkhe# Build option to define number of firmware banks, used in firmware update
3605357f83dSManish V Badarkhe# metadata structure.
3615357f83dSManish V BadarkheNR_OF_FW_BANKS			:= 2
3625357f83dSManish V Badarkhe
3635357f83dSManish V Badarkhe# Build option to define number of images in firmware bank, used in firmware
3645357f83dSManish V Badarkhe# update metadata structure.
3655357f83dSManish V BadarkheNR_OF_IMAGES_IN_FW_BANK		:= 1
366396b339dSManish V Badarkhe
367396b339dSManish V Badarkhe# Disable Firmware update support by default
368396b339dSManish V BadarkhePSA_FWU_SUPPORT			:= 0
369813524eaSManish V Badarkhe
370813524eaSManish V Badarkhe# By default, disable access of trace buffer control registers from NS
371813524eaSManish V Badarkhe# lower ELs  i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
372813524eaSManish V Badarkhe# if FEAT_TRBE is implemented.
373813524eaSManish V Badarkhe# Note FEAT_TRBE is only supported on AArch64 - therefore do not enable in
374813524eaSManish V Badarkhe# AArch32.
375813524eaSManish V Badarkheifneq (${ARCH},aarch32)
376813524eaSManish V Badarkhe    ENABLE_TRBE_FOR_NS		:= 0
377813524eaSManish V Badarkheelse
378813524eaSManish V Badarkhe    override ENABLE_TRBE_FOR_NS	:= 0
379813524eaSManish V Badarkheendif
380d4582d30SManish V Badarkhe
381d4582d30SManish V Badarkhe# By default, disable access of trace system registers from NS lower
382d4582d30SManish V Badarkhe# ELs  i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused if
383d4582d30SManish V Badarkhe# system register trace is implemented.
384d4582d30SManish V BadarkheENABLE_SYS_REG_TRACE_FOR_NS	:= 0
3858fcd3d96SManish V Badarkhe
3868fcd3d96SManish V Badarkhe# By default, disable trace filter control registers access to NS
3878fcd3d96SManish V Badarkhe# lower ELs, i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
3888fcd3d96SManish V Badarkhe# if FEAT_TRF is implemented.
3898fcd3d96SManish V BadarkheENABLE_TRF_FOR_NS		:= 0
390