xref: /rk3399_ARM-atf/make_helpers/defaults.mk (revision 73308618fee8afc4518c592956b31864e57e48e7)
12fae4b1eSJeenu Viswambharan#
28855e52eSAntonio Nino Diaz# Copyright (c) 2016-2019, ARM Limited and Contributors. All rights reserved.
32fae4b1eSJeenu Viswambharan#
482cb2c1aSdp-arm# SPDX-License-Identifier: BSD-3-Clause
52fae4b1eSJeenu Viswambharan#
62fae4b1eSJeenu Viswambharan
72fae4b1eSJeenu Viswambharan# Default, static values for build variables, listed in alphabetic order.
82fae4b1eSJeenu Viswambharan# Dependencies between build options, if any, are handled in the top-level
92fae4b1eSJeenu Viswambharan# Makefile, after this file is included. This ensures that the former is better
102fae4b1eSJeenu Viswambharan# poised to handle dependencies, as all build variables would have a default
112fae4b1eSJeenu Viswambharan# value by then.
122fae4b1eSJeenu Viswambharan
138fd9d4d5SAntonio Nino Diaz# Use T32 by default
148fd9d4d5SAntonio Nino DiazAARCH32_INSTRUCTION_SET		:= T32
158fd9d4d5SAntonio Nino Diaz
162fae4b1eSJeenu Viswambharan# The AArch32 Secure Payload to be built as BL32 image
172fae4b1eSJeenu ViswambharanAARCH32_SP			:= none
182fae4b1eSJeenu Viswambharan
192fae4b1eSJeenu Viswambharan# The Target build architecture. Supported values are: aarch64, aarch32.
202fae4b1eSJeenu ViswambharanARCH				:= aarch64
212fae4b1eSJeenu Viswambharan
22c877b414SJeenu Viswambharan# ARM Architecture major and minor versions: 8.0 by default.
23c877b414SJeenu ViswambharanARM_ARCH_MAJOR			:= 8
24c877b414SJeenu ViswambharanARM_ARCH_MINOR			:= 0
25c877b414SJeenu Viswambharan
262fae4b1eSJeenu Viswambharan# Base commit to perform code check on
272fae4b1eSJeenu ViswambharanBASE_COMMIT			:= origin/master
282fae4b1eSJeenu Viswambharan
29b1d27b48SRoberto Vargas# Execute BL2 at EL3
30b1d27b48SRoberto VargasBL2_AT_EL3			:= 0
31b1d27b48SRoberto Vargas
327d173fc5SJiafei Pan# BL2 image is stored in XIP memory, for now, this option is only supported
337d173fc5SJiafei Pan# when BL2_AT_EL3 is 1.
347d173fc5SJiafei PanBL2_IN_XIP_MEM			:= 0
357d173fc5SJiafei Pan
362fae4b1eSJeenu Viswambharan# By default, consider that the platform may release several CPUs out of reset.
372fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value.
382fae4b1eSJeenu ViswambharanCOLD_BOOT_SINGLE_CPU		:= 0
392fae4b1eSJeenu Viswambharan
403429c77aSJulius Werner# Flag to compile in coreboot support code. Exclude by default. The coreboot
413429c77aSJulius Werner# Makefile system will set this when compiling TF as part of a coreboot image.
423429c77aSJulius WernerCOREBOOT			:= 0
433429c77aSJulius Werner
442fae4b1eSJeenu Viswambharan# For Chain of Trust
452fae4b1eSJeenu ViswambharanCREATE_KEYS			:= 1
462fae4b1eSJeenu Viswambharan
472fae4b1eSJeenu Viswambharan# Build flag to include AArch32 registers in cpu context save and restore during
482fae4b1eSJeenu Viswambharan# world switch. This flag must be set to 0 for AArch64-only platforms.
492fae4b1eSJeenu ViswambharanCTX_INCLUDE_AARCH32_REGS	:= 1
502fae4b1eSJeenu Viswambharan
512fae4b1eSJeenu Viswambharan# Include FP registers in cpu context
522fae4b1eSJeenu ViswambharanCTX_INCLUDE_FPREGS		:= 0
532fae4b1eSJeenu Viswambharan
545283962eSAntonio Nino Diaz# Include pointer authentication (ARMv8.3-PAuth) registers in cpu context. This
555283962eSAntonio Nino Diaz# must be set to 1 if the platform wants to use this feature in the Secure
565283962eSAntonio Nino Diaz# world. It is not needed to use it in the Non-secure world.
575283962eSAntonio Nino DiazCTX_INCLUDE_PAUTH_REGS		:= 0
585283962eSAntonio Nino Diaz
592fae4b1eSJeenu Viswambharan# Debug build
602fae4b1eSJeenu ViswambharanDEBUG				:= 0
612fae4b1eSJeenu Viswambharan
622fae4b1eSJeenu Viswambharan# Build platform
632fae4b1eSJeenu ViswambharanDEFAULT_PLAT			:= fvp
642fae4b1eSJeenu Viswambharan
65209a60ccSSoby Mathew# Enable capability to disable authentication dynamically. Only meant for
66209a60ccSSoby Mathew# development platforms.
67209a60ccSSoby MathewDYN_DISABLE_AUTH		:= 0
68209a60ccSSoby Mathew
695f835918SJeenu Viswambharan# Build option to enable MPAM for lower ELs
705f835918SJeenu ViswambharanENABLE_MPAM_FOR_LOWER_ELS	:= 0
715f835918SJeenu Viswambharan
723bd17c0fSSoby Mathew# Flag to Enable Position Independant support (PIE)
733bd17c0fSSoby MathewENABLE_PIE			:= 0
743bd17c0fSSoby Mathew
752fae4b1eSJeenu Viswambharan# Flag to enable Performance Measurement Framework
762fae4b1eSJeenu ViswambharanENABLE_PMF			:= 0
772fae4b1eSJeenu Viswambharan
782fae4b1eSJeenu Viswambharan# Flag to enable PSCI STATs functionality
792fae4b1eSJeenu ViswambharanENABLE_PSCI_STAT		:= 0
802fae4b1eSJeenu Viswambharan
812fae4b1eSJeenu Viswambharan# Flag to enable runtime instrumentation using PMF
822fae4b1eSJeenu ViswambharanENABLE_RUNTIME_INSTRUMENTATION	:= 0
832fae4b1eSJeenu Viswambharan
8451faada7SDouglas Raillard# Flag to enable stack corruption protection
8551faada7SDouglas RaillardENABLE_STACK_PROTECTOR		:= 0
8651faada7SDouglas Raillard
8721b818c0SJeenu Viswambharan# Flag to enable exception handling in EL3
8821b818c0SJeenu ViswambharanEL3_EXCEPTION_HANDLING		:= 0
8921b818c0SJeenu Viswambharan
90b86048c4SAntonio Nino Diaz# Flag to enable Pointer Authentication
91b86048c4SAntonio Nino DiazENABLE_PAUTH			:= 0
92b86048c4SAntonio Nino Diaz
932fae4b1eSJeenu Viswambharan# Build flag to treat usage of deprecated platform and framework APIs as error.
942fae4b1eSJeenu ViswambharanERROR_DEPRECATED		:= 0
952fae4b1eSJeenu Viswambharan
961a7c1cfeSJeenu Viswambharan# Fault injection support
971a7c1cfeSJeenu ViswambharanFAULT_INJECTION_SUPPORT		:= 0
981a7c1cfeSJeenu Viswambharan
991c75d5dfSMasahiro Yamada# Byte alignment that each component in FIP is aligned to
1001c75d5dfSMasahiro YamadaFIP_ALIGN			:= 0
1011c75d5dfSMasahiro Yamada
1022fae4b1eSJeenu Viswambharan# Default FIP file name
1032fae4b1eSJeenu ViswambharanFIP_NAME			:= fip.bin
1042fae4b1eSJeenu Viswambharan
1052fae4b1eSJeenu Viswambharan# Default FWU_FIP file name
1062fae4b1eSJeenu ViswambharanFWU_FIP_NAME			:= fwu_fip.bin
1072fae4b1eSJeenu Viswambharan
1082fae4b1eSJeenu Viswambharan# For Chain of Trust
1092fae4b1eSJeenu ViswambharanGENERATE_COT			:= 0
1102fae4b1eSJeenu Viswambharan
11174dce7faSJeenu Viswambharan# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By
11274dce7faSJeenu Viswambharan# default, they are for Secure EL1.
11374dce7faSJeenu ViswambharanGICV2_G0_FOR_EL3		:= 0
11474dce7faSJeenu Viswambharan
11576454abfSJeenu Viswambharan# Route External Aborts to EL3. Disabled by default; External Aborts are handled
11676454abfSJeenu Viswambharan# by lower ELs.
11776454abfSJeenu ViswambharanHANDLE_EA_EL3_FIRST		:= 0
11876454abfSJeenu Viswambharan
1193c251af3SJeenu Viswambharan# Whether system coherency is managed in hardware, without explicit software
1203c251af3SJeenu Viswambharan# operations.
1213c251af3SJeenu ViswambharanHW_ASSISTED_COHERENCY		:= 0
1223c251af3SJeenu Viswambharan
1232091755cSSoby Mathew# Set the default algorithm for the generation of Trusted Board Boot keys
1242091755cSSoby MathewKEY_ALG				:= rsa
1252091755cSSoby Mathew
126bc1a03c7SDan Handley# Enable use of the console API allowing multiple consoles to be registered
127bc1a03c7SDan Handley# at the same time.
128bc1a03c7SDan HandleyMULTI_CONSOLE_API		:= 0
1299536bae6SJulius Werner
1302fae4b1eSJeenu Viswambharan# NS timer register save and restore
1312fae4b1eSJeenu ViswambharanNS_TIMER_SWITCH			:= 0
1322fae4b1eSJeenu Viswambharan
13377f1f7a1SVarun Wadekar# Include lib/libc in the final image
13477f1f7a1SVarun WadekarOVERRIDE_LIBC			:= 0
13577f1f7a1SVarun Wadekar
1362fae4b1eSJeenu Viswambharan# Build PL011 UART driver in minimal generic UART mode
1372fae4b1eSJeenu ViswambharanPL011_GENERIC_UART		:= 0
1382fae4b1eSJeenu Viswambharan
1392fae4b1eSJeenu Viswambharan# By default, consider that the platform's reset address is not programmable.
1402fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value.
1412fae4b1eSJeenu ViswambharanPROGRAMMABLE_RESET_ADDRESS	:= 0
1422fae4b1eSJeenu Viswambharan
143*73308618SAntonio Nino Diaz# Flag used to choose the power state format: Extended State-ID or Original
1442fae4b1eSJeenu ViswambharanPSCI_EXTENDED_STATE_ID		:= 0
1452fae4b1eSJeenu Viswambharan
14614c6016aSJeenu Viswambharan# Enable RAS support
14714c6016aSJeenu ViswambharanRAS_EXTENSION			:= 0
14814c6016aSJeenu Viswambharan
1492fae4b1eSJeenu Viswambharan# By default, BL1 acts as the reset handler, not BL31
1502fae4b1eSJeenu ViswambharanRESET_TO_BL31			:= 0
1512fae4b1eSJeenu Viswambharan
1522fae4b1eSJeenu Viswambharan# For Chain of Trust
1532fae4b1eSJeenu ViswambharanSAVE_KEYS			:= 0
1542fae4b1eSJeenu Viswambharan
155b7cb133eSJeenu Viswambharan# Software Delegated Exception support
156b7cb133eSJeenu ViswambharanSDEI_SUPPORT            	:= 0
157b7cb133eSJeenu Viswambharan
1582fae4b1eSJeenu Viswambharan# Whether code and read-only data should be put on separate memory pages. The
1592fae4b1eSJeenu Viswambharan# platform Makefile is free to override this value.
1602fae4b1eSJeenu ViswambharanSEPARATE_CODE_AND_RODATA	:= 0
1612fae4b1eSJeenu Viswambharan
1621dcc28cfSDaniel Boulby# If the BL31 image initialisation code is recalimed after use for the secondary
1631dcc28cfSDaniel Boulby# cores stack
1641dcc28cfSDaniel BoulbyRECLAIM_INIT_CODE		:= 0
1651dcc28cfSDaniel Boulby
1662fae4b1eSJeenu Viswambharan# SPD choice
1672fae4b1eSJeenu ViswambharanSPD				:= none
1682fae4b1eSJeenu Viswambharan
1692fccb228SAntonio Nino Diaz# For including the Secure Partition Manager
1702fccb228SAntonio Nino DiazENABLE_SPM			:= 0
1712fccb228SAntonio Nino Diaz
1728855e52eSAntonio Nino Diaz# Use the SPM based on MM
1738855e52eSAntonio Nino DiazSPM_MM				:= 1
1742d7b9e5eSAntonio Nino Diaz
1752fae4b1eSJeenu Viswambharan# Flag to introduce an infinite loop in BL1 just before it exits into the next
1762fae4b1eSJeenu Viswambharan# image. This is meant to help debugging the post-BL2 phase.
1772fae4b1eSJeenu ViswambharanSPIN_ON_BL1_EXIT		:= 0
1782fae4b1eSJeenu Viswambharan
1792fae4b1eSJeenu Viswambharan# Flags to build TF with Trusted Boot support
1802fae4b1eSJeenu ViswambharanTRUSTED_BOARD_BOOT		:= 0
1812fae4b1eSJeenu Viswambharan
182e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses Coherent memory or not.
1832fae4b1eSJeenu ViswambharanUSE_COHERENT_MEM		:= 1
1842fae4b1eSJeenu Viswambharan
185e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses library at ROM
1865accce5bSRoberto VargasUSE_ROMLIB			:= 0
1875accce5bSRoberto Vargas
188bb41eb7aSMasahiro Yamada# Use tbbr_oid.h instead of platform_oid.h
189e23e057eSAntonio Nino DiazUSE_TBBR_DEFS			:= 1
190bb41eb7aSMasahiro Yamada
1912fae4b1eSJeenu Viswambharan# Build verbosity
1922fae4b1eSJeenu ViswambharanV				:= 0
193bcc3c49cSSoby Mathew
194bcc3c49cSSoby Mathew# Whether to enable D-Cache early during warm boot. This is usually
195bcc3c49cSSoby Mathew# applicable for platforms wherein interconnect programming is not
196bcc3c49cSSoby Mathew# required to enable cache coherency after warm reset (eg: single cluster
197bcc3c49cSSoby Mathew# platforms).
198bcc3c49cSSoby MathewWARMBOOT_ENABLE_DCACHE_EARLY	:= 0
199d832aee9Sdp-arm
200c776deedSDimitris Papastamos# Build option to enable/disable the Statistical Profiling Extensions
201d832aee9Sdp-armENABLE_SPE_FOR_LOWER_ELS	:= 1
202d832aee9Sdp-arm
203c776deedSDimitris Papastamos# SPE is only supported on AArch64 so disable it on AArch32.
204d832aee9Sdp-armifeq (${ARCH},aarch32)
205d832aee9Sdp-arm    override ENABLE_SPE_FOR_LOWER_ELS := 0
206d832aee9Sdp-armendif
2070319a977SDimitris Papastamos
2080319a977SDimitris PapastamosENABLE_AMU			:= 0
2091a853370SDavid Cunado
2101a853370SDavid Cunado# By default, enable Scalable Vector Extension if implemented for Non-secure
2111a853370SDavid Cunado# lower ELs
2121a853370SDavid Cunado# Note SVE is only supported on AArch64 - therefore do not enable in AArch32
2131a853370SDavid Cunadoifneq (${ARCH},aarch32)
2141a853370SDavid Cunado    ENABLE_SVE_FOR_NS		:= 1
2151a853370SDavid Cunadoelse
2161a853370SDavid Cunado    override ENABLE_SVE_FOR_NS	:= 0
2171a853370SDavid Cunadoendif
218