xref: /rk3399_ARM-atf/make_helpers/defaults.mk (revision 36e3d877cd6caf51155a74936f15b461cc9b814c)
12fae4b1eSJeenu Viswambharan#
2593ae354SBoyan Karatotev# Copyright (c) 2016-2025, Arm Limited. All rights reserved.
32fae4b1eSJeenu Viswambharan#
482cb2c1aSdp-arm# SPDX-License-Identifier: BSD-3-Clause
52fae4b1eSJeenu Viswambharan#
62fae4b1eSJeenu Viswambharan
72fae4b1eSJeenu Viswambharan# Default, static values for build variables, listed in alphabetic order.
82fae4b1eSJeenu Viswambharan# Dependencies between build options, if any, are handled in the top-level
92fae4b1eSJeenu Viswambharan# Makefile, after this file is included. This ensures that the former is better
102fae4b1eSJeenu Viswambharan# poised to handle dependencies, as all build variables would have a default
112fae4b1eSJeenu Viswambharan# value by then.
122fae4b1eSJeenu Viswambharan
138fd9d4d5SAntonio Nino Diaz# Use T32 by default
148fd9d4d5SAntonio Nino DiazAARCH32_INSTRUCTION_SET		:= T32
158fd9d4d5SAntonio Nino Diaz
162fae4b1eSJeenu Viswambharan# The AArch32 Secure Payload to be built as BL32 image
172fae4b1eSJeenu ViswambharanAARCH32_SP			:= none
182fae4b1eSJeenu Viswambharan
192fae4b1eSJeenu Viswambharan# The Target build architecture. Supported values are: aarch64, aarch32.
202fae4b1eSJeenu ViswambharanARCH				:= aarch64
212fae4b1eSJeenu Viswambharan
22f1821790SAlexei Fedorov# ARM Architecture feature modifiers: none by default
23f1821790SAlexei FedorovARM_ARCH_FEATURE		:= none
24f1821790SAlexei Fedorov
25c877b414SJeenu Viswambharan# ARM Architecture major and minor versions: 8.0 by default.
26c877b414SJeenu ViswambharanARM_ARCH_MAJOR			:= 8
27c877b414SJeenu ViswambharanARM_ARCH_MINOR			:= 0
28c877b414SJeenu Viswambharan
292fae4b1eSJeenu Viswambharan# Base commit to perform code check on
302fae4b1eSJeenu ViswambharanBASE_COMMIT			:= origin/master
312fae4b1eSJeenu Viswambharan
32b1d27b48SRoberto Vargas# Execute BL2 at EL3
3342d4d3baSArvind Ram PrakashRESET_TO_BL2			:= 0
34b1d27b48SRoberto Vargas
3546789a7cSBalint Dobszay# Only use SP packages if SP layout JSON is defined
3646789a7cSBalint DobszayBL2_ENABLE_SP_LOAD		:= 0
3746789a7cSBalint Dobszay
387d173fc5SJiafei Pan# BL2 image is stored in XIP memory, for now, this option is only supported
3942d4d3baSArvind Ram Prakash# when RESET_TO_BL2 is 1.
407d173fc5SJiafei PanBL2_IN_XIP_MEM			:= 0
417d173fc5SJiafei Pan
42b90f207aSHadi Asyrafi# Do dcache invalidate upon BL2 entry at EL3
43b90f207aSHadi AsyrafiBL2_INV_DCACHE			:= 1
44b90f207aSHadi Asyrafi
459fc59639SAlexei Fedorov# Select the branch protection features to use.
469fc59639SAlexei FedorovBRANCH_PROTECTION		:= 0
479fc59639SAlexei Fedorov
482fae4b1eSJeenu Viswambharan# By default, consider that the platform may release several CPUs out of reset.
492fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value.
502fae4b1eSJeenu ViswambharanCOLD_BOOT_SINGLE_CPU		:= 0
512fae4b1eSJeenu Viswambharan
523429c77aSJulius Werner# Flag to compile in coreboot support code. Exclude by default. The coreboot
533429c77aSJulius Werner# Makefile system will set this when compiling TF as part of a coreboot image.
543429c77aSJulius WernerCOREBOOT			:= 0
553429c77aSJulius Werner
562fae4b1eSJeenu Viswambharan# For Chain of Trust
572fae4b1eSJeenu ViswambharanCREATE_KEYS			:= 1
582fae4b1eSJeenu Viswambharan
592fae4b1eSJeenu Viswambharan# Build flag to include AArch32 registers in cpu context save and restore during
602fae4b1eSJeenu Viswambharan# world switch. This flag must be set to 0 for AArch64-only platforms.
612fae4b1eSJeenu ViswambharanCTX_INCLUDE_AARCH32_REGS	:= 1
622fae4b1eSJeenu Viswambharan
632fae4b1eSJeenu Viswambharan# Include FP registers in cpu context
642fae4b1eSJeenu ViswambharanCTX_INCLUDE_FPREGS		:= 0
652fae4b1eSJeenu Viswambharan
6642422622SMadhukar Pappireddy# Include SVE registers in cpu context
6742422622SMadhukar PappireddyCTX_INCLUDE_SVE_REGS		:= 0
6842422622SMadhukar Pappireddy
692fae4b1eSJeenu Viswambharan# Debug build
702fae4b1eSJeenu ViswambharanDEBUG				:= 0
712fae4b1eSJeenu Viswambharan
727cda17bbSSumit Garg# By default disable authenticated decryption support.
737cda17bbSSumit GargDECRYPTION_SUPPORT		:= none
747cda17bbSSumit Garg
752fae4b1eSJeenu Viswambharan# Build platform
762fae4b1eSJeenu ViswambharanDEFAULT_PLAT			:= fvp
772fae4b1eSJeenu Viswambharan
789e4609f1SChristoph Müllner# Disable the generation of the binary image (ELF only).
799e4609f1SChristoph MüllnerDISABLE_BIN_GENERATION		:= 0
809e4609f1SChristoph Müllner
81209a60ccSSoby Mathew# Enable capability to disable authentication dynamically. Only meant for
82209a60ccSSoby Mathew# development platforms.
83209a60ccSSoby MathewDYN_DISABLE_AUTH		:= 0
84209a60ccSSoby Mathew
8568120783SChris Kay# Enable the Maximum Power Mitigation Mechanism on supporting cores.
8668120783SChris KayENABLE_MPMM			:= 0
8768120783SChris Kay
882b5e00d4SBoyan Karatotev# Enable support for powerdown abandons
892b5e00d4SBoyan KaratotevFEAT_PABANDON			:= 0
902b5e00d4SBoyan Karatotev
913bd17c0fSSoby Mathew# Flag to Enable Position Independant support (PIE)
923bd17c0fSSoby MathewENABLE_PIE			:= 0
933bd17c0fSSoby Mathew
942fae4b1eSJeenu Viswambharan# Flag to enable Performance Measurement Framework
952fae4b1eSJeenu ViswambharanENABLE_PMF			:= 0
962fae4b1eSJeenu Viswambharan
972fae4b1eSJeenu Viswambharan# Flag to enable PSCI STATs functionality
982fae4b1eSJeenu ViswambharanENABLE_PSCI_STAT		:= 0
992fae4b1eSJeenu Viswambharan
1002fae4b1eSJeenu Viswambharan# Flag to enable runtime instrumentation using PMF
1012fae4b1eSJeenu ViswambharanENABLE_RUNTIME_INSTRUMENTATION	:= 0
1022fae4b1eSJeenu Viswambharan
10351faada7SDouglas Raillard# Flag to enable stack corruption protection
10451faada7SDouglas RaillardENABLE_STACK_PROTECTOR		:= 0
10551faada7SDouglas Raillard
10621b818c0SJeenu Viswambharan# Flag to enable exception handling in EL3
10721b818c0SJeenu ViswambharanEL3_EXCEPTION_HANDLING		:= 0
10821b818c0SJeenu Viswambharan
109593ae354SBoyan Karatotev# Flag to include all errata for all CPUs TF-A implements workarounds for
110593ae354SBoyan Karatotev# Its supposed to be used only for testing.
111593ae354SBoyan KaratotevENABLE_ERRATA_ALL		:= 0
112593ae354SBoyan Karatotev
113c6ba9b45SSumit Garg# By default BL31 encryption disabled
114c6ba9b45SSumit GargENCRYPT_BL31			:= 0
115c6ba9b45SSumit Garg
116c6ba9b45SSumit Garg# By default BL32 encryption disabled
117c6ba9b45SSumit GargENCRYPT_BL32			:= 0
118c6ba9b45SSumit Garg
119c6ba9b45SSumit Garg# Default dummy firmware encryption key
120c6ba9b45SSumit GargENC_KEY	:= 1234567890abcdef1234567890abcdef1234567890abcdef1234567890abcdef
121c6ba9b45SSumit Garg
122c6ba9b45SSumit Garg# Default dummy nonce for firmware encryption
123c6ba9b45SSumit GargENC_NONCE			:= 1234567890abcdef12345678
124c6ba9b45SSumit Garg
1252fae4b1eSJeenu Viswambharan# Build flag to treat usage of deprecated platform and framework APIs as error.
1262fae4b1eSJeenu ViswambharanERROR_DEPRECATED		:= 0
1272fae4b1eSJeenu Viswambharan
1281a7c1cfeSJeenu Viswambharan# Fault injection support
1291a7c1cfeSJeenu ViswambharanFAULT_INJECTION_SUPPORT		:= 0
1301a7c1cfeSJeenu Viswambharan
1316a0da736SJayanth Dodderi Chidanand# Flag to enable architectural features detection mechanism
1326a0da736SJayanth Dodderi ChidanandFEATURE_DETECTION		:= 0
1336a0da736SJayanth Dodderi Chidanand
1341c75d5dfSMasahiro Yamada# Byte alignment that each component in FIP is aligned to
1351c75d5dfSMasahiro YamadaFIP_ALIGN			:= 0
1361c75d5dfSMasahiro Yamada
1372fae4b1eSJeenu Viswambharan# Default FIP file name
1382fae4b1eSJeenu ViswambharanFIP_NAME			:= fip.bin
1392fae4b1eSJeenu Viswambharan
1402fae4b1eSJeenu Viswambharan# Default FWU_FIP file name
1412fae4b1eSJeenu ViswambharanFWU_FIP_NAME			:= fwu_fip.bin
1422fae4b1eSJeenu Viswambharan
143c6ba9b45SSumit Garg# By default firmware encryption with SSK
144c6ba9b45SSumit GargFW_ENC_STATUS			:= 0
145c6ba9b45SSumit Garg
1462fae4b1eSJeenu Viswambharan# For Chain of Trust
1472fae4b1eSJeenu ViswambharanGENERATE_COT			:= 0
1482fae4b1eSJeenu Viswambharan
149d766084fSAlexeiFedorov# Default number of 512 blocks per bitlock
150d766084fSAlexeiFedorovRME_GPT_BITLOCK_BLOCK		:= 1
151d766084fSAlexeiFedorov
152ec0088bbSAlexeiFedorov# Default maximum size of GPT contiguous block
15301faa994SSoby MathewRME_GPT_MAX_BLOCK		:= 512
154ec0088bbSAlexeiFedorov
15574dce7faSJeenu Viswambharan# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By
15674dce7faSJeenu Viswambharan# default, they are for Secure EL1.
15774dce7faSJeenu ViswambharanGICV2_G0_FOR_EL3		:= 0
15874dce7faSJeenu Viswambharan
15946cc41d5SManish Pandey# Route NS External Aborts to EL3. Disabled by default; External Aborts are handled
16076454abfSJeenu Viswambharan# by lower ELs.
16146cc41d5SManish PandeyHANDLE_EA_EL3_FIRST_NS		:= 0
16276454abfSJeenu Viswambharan
1633ba2c151SRaymond Mao# Enable Handoff protocol using transfer lists
1643ba2c151SRaymond MaoTRANSFER_LIST			:= 0
1653ba2c151SRaymond Mao
1668953568aSLevi Yun# Enable HOB list to generate boot information
1678953568aSLevi YunHOB_LIST			:= 0
1688953568aSLevi Yun
169538516f5SBipin Ravi# Enables support for the gcc compiler option "-mharden-sls=all".
170538516f5SBipin Ravi# By default, disables all SLS hardening.
171538516f5SBipin RaviHARDEN_SLS			:= 0
172538516f5SBipin Ravi
173ae3cf1ffSAlexei Fedorov# Secure hash algorithm flag, accepts 3 values: sha256, sha384 and sha512.
174ae3cf1ffSAlexei Fedorov# The default value is sha256.
175ae3cf1ffSAlexei FedorovHASH_ALG			:= sha256
176ae3cf1ffSAlexei Fedorov
1773c251af3SJeenu Viswambharan# Whether system coherency is managed in hardware, without explicit software
1783c251af3SJeenu Viswambharan# operations.
1793c251af3SJeenu ViswambharanHW_ASSISTED_COHERENCY		:= 0
1803c251af3SJeenu Viswambharan
1810ed3be6fSVarun Wadekar# Flag to enable trapping of implementation defined sytem registers
1820ed3be6fSVarun WadekarIMPDEF_SYSREG_TRAP		:= 0
1830ed3be6fSVarun Wadekar
1842091755cSSoby Mathew# Set the default algorithm for the generation of Trusted Board Boot keys
1852091755cSSoby MathewKEY_ALG				:= rsa
1862091755cSSoby Mathew
187ee15a172SLeonardo Sandoval# Set the default key size in case KEY_ALG is rsa
188ee15a172SLeonardo Sandovalifeq ($(KEY_ALG),rsa)
189ee15a172SLeonardo SandovalKEY_SIZE			:= 2048
190ee15a172SLeonardo Sandovalendif
191ee15a172SLeonardo Sandoval
1928c105290SAlexei Fedorov# Option to build TF with Measured Boot support
1938c105290SAlexei FedorovMEASURED_BOOT			:= 0
1948c105290SAlexei Fedorov
195*36e3d877SAbhi.Singh# Option to build TF with Discrete TPM support
196*36e3d877SAbhi.SinghDISCRETE_TPM			:= 0
197*36e3d877SAbhi.Singh
198e7f1181fSTamas Ban# Option to enable the DICE Protection Environmnet as a Measured Boot backend
199e7f1181fSTamas BanDICE_PROTECTION_ENVIRONMENT	:=0
200e7f1181fSTamas Ban
2012fae4b1eSJeenu Viswambharan# NS timer register save and restore
2022fae4b1eSJeenu ViswambharanNS_TIMER_SWITCH			:= 0
2032fae4b1eSJeenu Viswambharan
20477f1f7a1SVarun Wadekar# Include lib/libc in the final image
20577f1f7a1SVarun WadekarOVERRIDE_LIBC			:= 0
20677f1f7a1SVarun Wadekar
2072fae4b1eSJeenu Viswambharan# Build PL011 UART driver in minimal generic UART mode
2082fae4b1eSJeenu ViswambharanPL011_GENERIC_UART		:= 0
2092fae4b1eSJeenu Viswambharan
2102fae4b1eSJeenu Viswambharan# By default, consider that the platform's reset address is not programmable.
2112fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value.
2122fae4b1eSJeenu ViswambharanPROGRAMMABLE_RESET_ADDRESS	:= 0
2132fae4b1eSJeenu Viswambharan
21473308618SAntonio Nino Diaz# Flag used to choose the power state format: Extended State-ID or Original
2152fae4b1eSJeenu ViswambharanPSCI_EXTENDED_STATE_ID		:= 0
2162fae4b1eSJeenu Viswambharan
21764b4710bSWing Li# Enable PSCI OS-initiated mode support
21864b4710bSWing LiPSCI_OS_INIT_MODE		:= 0
21964b4710bSWing Li
2208db17052SBoyan Karatotev# SMCCC_ARCH_FEATURE_AVAILABILITY support
2218db17052SBoyan KaratotevARCH_FEATURE_AVAILABILITY	:= 0
2228db17052SBoyan Karatotev
2232fae4b1eSJeenu Viswambharan# By default, BL1 acts as the reset handler, not BL31
2242fae4b1eSJeenu ViswambharanRESET_TO_BL31			:= 0
2252fae4b1eSJeenu Viswambharan
2262fae4b1eSJeenu Viswambharan# For Chain of Trust
2272fae4b1eSJeenu ViswambharanSAVE_KEYS			:= 0
2282fae4b1eSJeenu Viswambharan
229b7cb133eSJeenu Viswambharan# Software Delegated Exception support
230b7cb133eSJeenu ViswambharanSDEI_SUPPORT			:= 0
231b7cb133eSJeenu Viswambharan
2320b22e591SJayanth Dodderi Chidanand# True Random Number firmware Interface support
2337dfb9911SJimmy BrissonTRNG_SUPPORT			:= 0
2347dfb9911SJimmy Brisson
235ffea3844SSona Mathew# Check to see if Errata ABI is supported
236ffea3844SSona MathewERRATA_ABI_SUPPORT		:= 0
237ffea3844SSona Mathew
238ef63f5beSSona Mathew# Check to enable Errata ABI for platforms with non-arm interconnect
239ef63f5beSSona MathewERRATA_NON_ARM_INTERCONNECT	:= 0
240ef63f5beSSona Mathew
241c7a28aa7SJeremy Linton# SMCCC PCI support
242c7a28aa7SJeremy LintonSMC_PCI_SUPPORT			:= 0
243c7a28aa7SJeremy Linton
2442fae4b1eSJeenu Viswambharan# Whether code and read-only data should be put on separate memory pages. The
2452fae4b1eSJeenu Viswambharan# platform Makefile is free to override this value.
2462fae4b1eSJeenu ViswambharanSEPARATE_CODE_AND_RODATA	:= 0
2472fae4b1eSJeenu Viswambharan
248f8578e64SSamuel Holland# Put NOBITS sections (.bss, stacks, page tables, and coherent memory) in a
249f8578e64SSamuel Holland# separate memory region, which may be discontiguous from the rest of BL31.
250f8578e64SSamuel HollandSEPARATE_NOBITS_REGION		:= 0
251f8578e64SSamuel Holland
25296a8ed14SJiafei Pan# Put BL2 NOLOAD sections (.bss, stacks, page tables) in a separate memory
25396a8ed14SJiafei Pan# region, platform Makefile is free to override this value.
25496a8ed14SJiafei PanSEPARATE_BL2_NOLOAD_REGION	:= 0
25596a8ed14SJiafei Pan
25686acbbe2SYe Li# Put RW DATA sections (.rwdata) in a separate memory region, which may be
25786acbbe2SYe Li# discontiguous from the rest of BL31.
25886acbbe2SYe LiSEPARATE_RWDATA_REGION		:= 0
25986acbbe2SYe Li
260308ebfa1SMadhukar Pappireddy# Put SIMD context data structures in a separate memory region. Platforms
261308ebfa1SMadhukar Pappireddy# have the choice to put it outside of default BSS region of EL3 firmware.
262308ebfa1SMadhukar PappireddySEPARATE_SIMD_SECTION		:= 0
263308ebfa1SMadhukar Pappireddy
2641dcc28cfSDaniel Boulby# If the BL31 image initialisation code is recalimed after use for the secondary
2651dcc28cfSDaniel Boulby# cores stack
2661dcc28cfSDaniel BoulbyRECLAIM_INIT_CODE		:= 0
2671dcc28cfSDaniel Boulby
2682fae4b1eSJeenu Viswambharan# SPD choice
2692fae4b1eSJeenu ViswambharanSPD				:= none
2702fae4b1eSJeenu Viswambharan
2713f3c341aSPaul Beesley# Enable the Management Mode (MM)-based Secure Partition Manager implementation
2723f3c341aSPaul BeesleySPM_MM				:= 0
2732d7b9e5eSAntonio Nino Diaz
2741d63ae4dSMarc Bonnici# Use the FF-A SPMC implementation in EL3.
2751d63ae4dSMarc BonniciSPMC_AT_EL3			:= 0
2761d63ae4dSMarc Bonnici
277801cd3c8SNishant Sharma# Enable SEL0 SP when SPMC is enabled at EL3
278801cd3c8SNishant SharmaSPMC_AT_EL3_SEL0_SP		:=0
279801cd3c8SNishant Sharma
280033039f8SMax Shvetsov# Use SPM at S-EL2 as a default config for SPMD
281033039f8SMax ShvetsovSPMD_SPM_AT_SEL2		:= 1
282033039f8SMax Shvetsov
2832fae4b1eSJeenu Viswambharan# Flag to introduce an infinite loop in BL1 just before it exits into the next
2842fae4b1eSJeenu Viswambharan# image. This is meant to help debugging the post-BL2 phase.
2852fae4b1eSJeenu ViswambharanSPIN_ON_BL1_EXIT		:= 0
2862fae4b1eSJeenu Viswambharan
2872fae4b1eSJeenu Viswambharan# Flags to build TF with Trusted Boot support
2882fae4b1eSJeenu ViswambharanTRUSTED_BOARD_BOOT		:= 0
2892fae4b1eSJeenu Viswambharan
290e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses Coherent memory or not.
2912fae4b1eSJeenu ViswambharanUSE_COHERENT_MEM		:= 1
2922fae4b1eSJeenu Viswambharan
2930ca3913dSOlivier Deprez# Build option to add debugfs support
2940ca3913dSOlivier DeprezUSE_DEBUGFS			:= 0
2950ca3913dSOlivier Deprez
2960a6e7e3bSLouis Mayencourt# Build option to fconf based io
297a6de824fSLouis MayencourtARM_IO_IN_DTB			:= 0
298cbf9e84aSBalint Dobszay
299cbf9e84aSBalint Dobszay# Build option to support SDEI through fconf
300cbf9e84aSBalint DobszaySDEI_IN_FCONF			:= 0
301452d5e5eSMadhukar Pappireddy
302452d5e5eSMadhukar Pappireddy# Build option to support Secure Interrupt descriptors through fconf
303452d5e5eSMadhukar PappireddySEC_INT_DESC_IN_FCONF		:= 0
3040a6e7e3bSLouis Mayencourt
305e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses library at ROM
3065accce5bSRoberto VargasUSE_ROMLIB			:= 0
3075accce5bSRoberto Vargas
30860e8f3cfSPetre-Ionut Tudor# Build option to choose whether the xlat tables of BL images can be read-only.
30960e8f3cfSPetre-Ionut Tudor# Note that this only serves as a higher level option to PLAT_RO_XLAT_TABLES,
31060e8f3cfSPetre-Ionut Tudor# which is the per BL-image option that actually enables the read-only tables
31160e8f3cfSPetre-Ionut Tudor# API. The reason for having this additional option is to have a common high
31260e8f3cfSPetre-Ionut Tudor# level makefile where we can check for incompatible features/build options.
31360e8f3cfSPetre-Ionut TudorALLOW_RO_XLAT_TABLES		:= 0
31460e8f3cfSPetre-Ionut Tudor
3153bff910dSSandrine Bailleux# Chain of trust.
3163bff910dSSandrine BailleuxCOT				:= tbbr
3173bff910dSSandrine Bailleux
318bb41eb7aSMasahiro Yamada# Use tbbr_oid.h instead of platform_oid.h
319e23e057eSAntonio Nino DiazUSE_TBBR_DEFS			:= 1
320bb41eb7aSMasahiro Yamada
321bcc3c49cSSoby Mathew# Whether to enable D-Cache early during warm boot. This is usually
322bcc3c49cSSoby Mathew# applicable for platforms wherein interconnect programming is not
323bcc3c49cSSoby Mathew# required to enable cache coherency after warm reset (eg: single cluster
324bcc3c49cSSoby Mathew# platforms).
325bcc3c49cSSoby MathewWARMBOOT_ENABLE_DCACHE_EARLY	:= 0
326d832aee9Sdp-arm
327bebcf27fSMark Brown# Default SVE vector length to maximum architected value
328bebcf27fSMark BrownSVE_VECTOR_LEN			:= 2048
329bebcf27fSMark Brown
3301f461979SJustin ChadwellSANITIZE_UB := off
331c97cba4eSSoby Mathew
332c97cba4eSSoby Mathew# For ARMv8.1 (AArch64) platforms, enabling this option selects the spinlock
333c97cba4eSSoby Mathew# implementation variant using the ARMv8.1-LSE compare-and-swap instruction.
334c97cba4eSSoby Mathew# Default: disabled
335c97cba4eSSoby MathewUSE_SPINLOCK_CAS := 0
336edbce9aaSzelalem-aweke
337edbce9aaSzelalem-aweke# Enable Link Time Optimization
338edbce9aaSzelalem-awekeENABLE_LTO			:= 0
33928f39f02SMax Shvetsov
340f1910cc1SGovindraj Raja# This option will include EL2 registers in cpu context save and restore during
341f1910cc1SGovindraj Raja# EL2 firmware entry/exit. Internal flag not meant for direct setting.
342f1910cc1SGovindraj Raja# Use SPD=spmd and SPMD_SPM_AT_SEL2=1 or ENABLE_RME=1 to enable
343f1910cc1SGovindraj Raja# CTX_INCLUDE_EL2_REGS.
34428f39f02SMax ShvetsovCTX_INCLUDE_EL2_REGS		:= 0
3457ff088d1SManish V Badarkhe
3467ff088d1SManish V Badarkhe# Enable Memory tag extension which is supported for architecture greater
3477ff088d1SManish V Badarkhe# than Armv8.5-A
3487ff088d1SManish V Badarkhe# By default it is set to "no"
3497ff088d1SManish V BadarkheSUPPORT_STACK_MEMTAG		:= no
35045aecff0SManish V Badarkhe
35145aecff0SManish V Badarkhe# Select workaround for AT speculative behaviour.
35245aecff0SManish V BadarkheERRATA_SPECULATIVE_AT		:= 0
353fbc44bd1SVarun Wadekar
35445c7328cSBoyan Karatotev# select workaround for SME aborting powerdown
35545c7328cSBoyan KaratotevERRATA_SME_POWER_DOWN		:= 0
35645c7328cSBoyan Karatotev
35700e8f79cSManish Pandey# Trap RAS error record access from Non secure
35800e8f79cSManish PandeyRAS_TRAP_NS_ERR_REC_ACCESS	:= 0
35984ef9cd8SManish V Badarkhe
36084ef9cd8SManish V Badarkhe# Build option to create cot descriptors using fconf
36184ef9cd8SManish V BadarkheCOT_DESC_IN_DTB			:= 0
362582e4e7bSManish V Badarkhe
363cf2dd17dSJuan Pablo Conde# Build option to provide OpenSSL directory path
364582e4e7bSManish V BadarkheOPENSSL_DIR			:= /usr
365fddfb3baSMadhukar Pappireddy
366e95abc4cSSalome Thirot# Select the openssl binary provided in OPENSSL_DIR variable
367e95abc4cSSalome Thirotifeq ("$(wildcard ${OPENSSL_DIR}/bin)", "")
368e95abc4cSSalome Thirot    OPENSSL_BIN_PATH = ${OPENSSL_DIR}/apps
369e95abc4cSSalome Thirotelse
370e95abc4cSSalome Thirot    OPENSSL_BIN_PATH = ${OPENSSL_DIR}/bin
371e95abc4cSSalome Thirotendif
372e95abc4cSSalome Thirot
373fddfb3baSMadhukar Pappireddy# Build option to use the SP804 timer instead of the generic one
374fddfb3baSMadhukar PappireddyUSE_SP804_TIMER			:= 0
3755357f83dSManish V Badarkhe
3765357f83dSManish V Badarkhe# Build option to define number of firmware banks, used in firmware update
3775357f83dSManish V Badarkhe# metadata structure.
3785357f83dSManish V BadarkheNR_OF_FW_BANKS			:= 2
3795357f83dSManish V Badarkhe
3805357f83dSManish V Badarkhe# Build option to define number of images in firmware bank, used in firmware
3815357f83dSManish V Badarkhe# update metadata structure.
3825357f83dSManish V BadarkheNR_OF_IMAGES_IN_FW_BANK		:= 1
383396b339dSManish V Badarkhe
384396b339dSManish V Badarkhe# Disable Firmware update support by default
385396b339dSManish V BadarkhePSA_FWU_SUPPORT			:= 0
386813524eaSManish V Badarkhe
38711d05a77SSughosh Ganu# Enable image description in FWU metadata by default when PSA_FWU_SUPPORT
38811d05a77SSughosh Ganu# is enabled.
38911d05a77SSughosh Ganuifeq ($(PSA_FWU_SUPPORT),1)
39011d05a77SSughosh GanuPSA_FWU_METADATA_FW_STORE_DESC	:= 1
39111d05a77SSughosh Ganuelse
39211d05a77SSughosh GanuPSA_FWU_METADATA_FW_STORE_DESC	:= 0
39311d05a77SSughosh Ganuendif
39411d05a77SSughosh Ganu
39500e28874SManish V Badarkhe# Dynamic Root of Trust for Measurement support
39600e28874SManish V BadarkheDRTM_SUPPORT			:= 0
39704c7303bSOkash Khawaja
39804c7303bSOkash Khawaja# Check platform if cache management operations should be performed.
39904c7303bSOkash Khawaja# Disabled by default.
40004c7303bSOkash KhawajaCONDITIONAL_CMO			:= 0
401890b5088SRaghu Krishnamurthy
402890b5088SRaghu Krishnamurthy# By default, disable SPMD Logical partitions
403890b5088SRaghu KrishnamurthyENABLE_SPMD_LP			:= 0
4045782b890SManish V Badarkhe
4055782b890SManish V Badarkhe# By default, disable PSA crypto (use MbedTLS legacy crypto API).
4065782b890SManish V BadarkhePSA_CRYPTO			:= 0
40785bebe18SSandrine Bailleux
40885bebe18SSandrine Bailleux# getc() support from the console(s).
40985bebe18SSandrine Bailleux# Disabled by default because it constitutes an attack vector into TF-A. It
41085bebe18SSandrine Bailleux# should only be enabled if there is a use case for it.
41185bebe18SSandrine BailleuxENABLE_CONSOLE_GETC		:= 0
412183329a5SArvind Ram Prakash
413183329a5SArvind Ram Prakash# Build option to disable EL2 when it is not used.
414183329a5SArvind Ram Prakash# Most platforms switch from EL3 to NS-EL2 and hence the unused NS-EL2
415183329a5SArvind Ram Prakash# functions must be enabled by platforms if they require it.
416183329a5SArvind Ram Prakash# Disabled by default.
417183329a5SArvind Ram PrakashINIT_UNUSED_NS_EL2		:= 0
4189acff28aSArvind Ram Prakash
4199acff28aSArvind Ram Prakash# Disable including MPAM EL2 registers in context by default since currently
4209acff28aSArvind Ram Prakash# it's only enabled for NS world
4219acff28aSArvind Ram PrakashCTX_INCLUDE_MPAM_REGS		:= 0
422bfef8b90SJuan Pablo Conde
423bfef8b90SJuan Pablo Conde# Enable context memory usage reporting during BL31 setup.
424bfef8b90SJuan Pablo CondePLATFORM_REPORT_CTX_MEM_USE	:= 0
425ae770fedSYann Gautier
426ae770fedSYann Gautier# Enable early console
427ae770fedSYann GautierEARLY_CONSOLE			:= 0
428f99a69c3SArvind Ram Prakash
429f99a69c3SArvind Ram Prakash# Allow platforms to save/restore DSU PMU registers over a power cycle.
430f99a69c3SArvind Ram Prakash# Disabled by default and must be enabled by individual platforms.
431f99a69c3SArvind Ram PrakashPRESERVE_DSU_PMU_REGS		:= 0
4326a88ec8bSRaghu Krishnamurthy
4336a88ec8bSRaghu Krishnamurthy# Enable RMMD to forward attestation requests from RMM to EL3.
4346a88ec8bSRaghu KrishnamurthyRMMD_ENABLE_EL3_TOKEN_SIGN	:= 0
435