12fae4b1eSJeenu Viswambharan# 2bc1a03c7SDan Handley# Copyright (c) 2016-2018, ARM Limited and Contributors. All rights reserved. 32fae4b1eSJeenu Viswambharan# 482cb2c1aSdp-arm# SPDX-License-Identifier: BSD-3-Clause 52fae4b1eSJeenu Viswambharan# 62fae4b1eSJeenu Viswambharan 72fae4b1eSJeenu Viswambharan# Default, static values for build variables, listed in alphabetic order. 82fae4b1eSJeenu Viswambharan# Dependencies between build options, if any, are handled in the top-level 92fae4b1eSJeenu Viswambharan# Makefile, after this file is included. This ensures that the former is better 102fae4b1eSJeenu Viswambharan# poised to handle dependencies, as all build variables would have a default 112fae4b1eSJeenu Viswambharan# value by then. 122fae4b1eSJeenu Viswambharan 138fd9d4d5SAntonio Nino Diaz# Use T32 by default 148fd9d4d5SAntonio Nino DiazAARCH32_INSTRUCTION_SET := T32 158fd9d4d5SAntonio Nino Diaz 162fae4b1eSJeenu Viswambharan# The AArch32 Secure Payload to be built as BL32 image 172fae4b1eSJeenu ViswambharanAARCH32_SP := none 182fae4b1eSJeenu Viswambharan 192fae4b1eSJeenu Viswambharan# The Target build architecture. Supported values are: aarch64, aarch32. 202fae4b1eSJeenu ViswambharanARCH := aarch64 212fae4b1eSJeenu Viswambharan 22c877b414SJeenu Viswambharan# ARM Architecture major and minor versions: 8.0 by default. 23c877b414SJeenu ViswambharanARM_ARCH_MAJOR := 8 24c877b414SJeenu ViswambharanARM_ARCH_MINOR := 0 25c877b414SJeenu Viswambharan 262fae4b1eSJeenu Viswambharan# Base commit to perform code check on 272fae4b1eSJeenu ViswambharanBASE_COMMIT := origin/master 282fae4b1eSJeenu Viswambharan 29b1d27b48SRoberto Vargas# Execute BL2 at EL3 30b1d27b48SRoberto VargasBL2_AT_EL3 := 0 31b1d27b48SRoberto Vargas 327d173fc5SJiafei Pan# BL2 image is stored in XIP memory, for now, this option is only supported 337d173fc5SJiafei Pan# when BL2_AT_EL3 is 1. 347d173fc5SJiafei PanBL2_IN_XIP_MEM := 0 357d173fc5SJiafei Pan 362fae4b1eSJeenu Viswambharan# By default, consider that the platform may release several CPUs out of reset. 372fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value. 382fae4b1eSJeenu ViswambharanCOLD_BOOT_SINGLE_CPU := 0 392fae4b1eSJeenu Viswambharan 403429c77aSJulius Werner# Flag to compile in coreboot support code. Exclude by default. The coreboot 413429c77aSJulius Werner# Makefile system will set this when compiling TF as part of a coreboot image. 423429c77aSJulius WernerCOREBOOT := 0 433429c77aSJulius Werner 442fae4b1eSJeenu Viswambharan# For Chain of Trust 452fae4b1eSJeenu ViswambharanCREATE_KEYS := 1 462fae4b1eSJeenu Viswambharan 472fae4b1eSJeenu Viswambharan# Build flag to include AArch32 registers in cpu context save and restore during 482fae4b1eSJeenu Viswambharan# world switch. This flag must be set to 0 for AArch64-only platforms. 492fae4b1eSJeenu ViswambharanCTX_INCLUDE_AARCH32_REGS := 1 502fae4b1eSJeenu Viswambharan 512fae4b1eSJeenu Viswambharan# Include FP registers in cpu context 522fae4b1eSJeenu ViswambharanCTX_INCLUDE_FPREGS := 0 532fae4b1eSJeenu Viswambharan 542fae4b1eSJeenu Viswambharan# Debug build 552fae4b1eSJeenu ViswambharanDEBUG := 0 562fae4b1eSJeenu Viswambharan 572fae4b1eSJeenu Viswambharan# Build platform 582fae4b1eSJeenu ViswambharanDEFAULT_PLAT := fvp 592fae4b1eSJeenu Viswambharan 60209a60ccSSoby Mathew# Enable capability to disable authentication dynamically. Only meant for 61209a60ccSSoby Mathew# development platforms. 62209a60ccSSoby MathewDYN_DISABLE_AUTH := 0 63209a60ccSSoby Mathew 645f835918SJeenu Viswambharan# Build option to enable MPAM for lower ELs 655f835918SJeenu ViswambharanENABLE_MPAM_FOR_LOWER_ELS := 0 665f835918SJeenu Viswambharan 673bd17c0fSSoby Mathew# Flag to Enable Position Independant support (PIE) 683bd17c0fSSoby MathewENABLE_PIE := 0 693bd17c0fSSoby Mathew 702fae4b1eSJeenu Viswambharan# Flag to enable Performance Measurement Framework 712fae4b1eSJeenu ViswambharanENABLE_PMF := 0 722fae4b1eSJeenu Viswambharan 732fae4b1eSJeenu Viswambharan# Flag to enable PSCI STATs functionality 742fae4b1eSJeenu ViswambharanENABLE_PSCI_STAT := 0 752fae4b1eSJeenu Viswambharan 762fae4b1eSJeenu Viswambharan# Flag to enable runtime instrumentation using PMF 772fae4b1eSJeenu ViswambharanENABLE_RUNTIME_INSTRUMENTATION := 0 782fae4b1eSJeenu Viswambharan 7951faada7SDouglas Raillard# Flag to enable stack corruption protection 8051faada7SDouglas RaillardENABLE_STACK_PROTECTOR := 0 8151faada7SDouglas Raillard 8221b818c0SJeenu Viswambharan# Flag to enable exception handling in EL3 8321b818c0SJeenu ViswambharanEL3_EXCEPTION_HANDLING := 0 8421b818c0SJeenu Viswambharan 852fae4b1eSJeenu Viswambharan# Build flag to treat usage of deprecated platform and framework APIs as error. 862fae4b1eSJeenu ViswambharanERROR_DEPRECATED := 0 872fae4b1eSJeenu Viswambharan 881a7c1cfeSJeenu Viswambharan# Fault injection support 891a7c1cfeSJeenu ViswambharanFAULT_INJECTION_SUPPORT := 0 901a7c1cfeSJeenu Viswambharan 911c75d5dfSMasahiro Yamada# Byte alignment that each component in FIP is aligned to 921c75d5dfSMasahiro YamadaFIP_ALIGN := 0 931c75d5dfSMasahiro Yamada 942fae4b1eSJeenu Viswambharan# Default FIP file name 952fae4b1eSJeenu ViswambharanFIP_NAME := fip.bin 962fae4b1eSJeenu Viswambharan 972fae4b1eSJeenu Viswambharan# Default FWU_FIP file name 982fae4b1eSJeenu ViswambharanFWU_FIP_NAME := fwu_fip.bin 992fae4b1eSJeenu Viswambharan 1002fae4b1eSJeenu Viswambharan# For Chain of Trust 1012fae4b1eSJeenu ViswambharanGENERATE_COT := 0 1022fae4b1eSJeenu Viswambharan 10374dce7faSJeenu Viswambharan# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By 10474dce7faSJeenu Viswambharan# default, they are for Secure EL1. 10574dce7faSJeenu ViswambharanGICV2_G0_FOR_EL3 := 0 10674dce7faSJeenu Viswambharan 10776454abfSJeenu Viswambharan# Route External Aborts to EL3. Disabled by default; External Aborts are handled 10876454abfSJeenu Viswambharan# by lower ELs. 10976454abfSJeenu ViswambharanHANDLE_EA_EL3_FIRST := 0 11076454abfSJeenu Viswambharan 1113c251af3SJeenu Viswambharan# Whether system coherency is managed in hardware, without explicit software 1123c251af3SJeenu Viswambharan# operations. 1133c251af3SJeenu ViswambharanHW_ASSISTED_COHERENCY := 0 1143c251af3SJeenu Viswambharan 1152091755cSSoby Mathew# Set the default algorithm for the generation of Trusted Board Boot keys 1162091755cSSoby MathewKEY_ALG := rsa 1172091755cSSoby Mathew 118bc1a03c7SDan Handley# Enable use of the console API allowing multiple consoles to be registered 119bc1a03c7SDan Handley# at the same time. 120bc1a03c7SDan HandleyMULTI_CONSOLE_API := 0 1219536bae6SJulius Werner 1222fae4b1eSJeenu Viswambharan# NS timer register save and restore 1232fae4b1eSJeenu ViswambharanNS_TIMER_SWITCH := 0 1242fae4b1eSJeenu Viswambharan 1252fae4b1eSJeenu Viswambharan# Build PL011 UART driver in minimal generic UART mode 1262fae4b1eSJeenu ViswambharanPL011_GENERIC_UART := 0 1272fae4b1eSJeenu Viswambharan 1282fae4b1eSJeenu Viswambharan# By default, consider that the platform's reset address is not programmable. 1292fae4b1eSJeenu Viswambharan# The platform Makefile is free to override this value. 1302fae4b1eSJeenu ViswambharanPROGRAMMABLE_RESET_ADDRESS := 0 1312fae4b1eSJeenu Viswambharan 1322fae4b1eSJeenu Viswambharan# Flag used to choose the power state format viz Extended State-ID or the 1332fae4b1eSJeenu Viswambharan# Original format. 1342fae4b1eSJeenu ViswambharanPSCI_EXTENDED_STATE_ID := 0 1352fae4b1eSJeenu Viswambharan 13614c6016aSJeenu Viswambharan# Enable RAS support 13714c6016aSJeenu ViswambharanRAS_EXTENSION := 0 13814c6016aSJeenu Viswambharan 1392fae4b1eSJeenu Viswambharan# By default, BL1 acts as the reset handler, not BL31 1402fae4b1eSJeenu ViswambharanRESET_TO_BL31 := 0 1412fae4b1eSJeenu Viswambharan 1422fae4b1eSJeenu Viswambharan# For Chain of Trust 1432fae4b1eSJeenu ViswambharanSAVE_KEYS := 0 1442fae4b1eSJeenu Viswambharan 145b7cb133eSJeenu Viswambharan# Software Delegated Exception support 146b7cb133eSJeenu ViswambharanSDEI_SUPPORT := 0 147b7cb133eSJeenu Viswambharan 1482fae4b1eSJeenu Viswambharan# Whether code and read-only data should be put on separate memory pages. The 1492fae4b1eSJeenu Viswambharan# platform Makefile is free to override this value. 1502fae4b1eSJeenu ViswambharanSEPARATE_CODE_AND_RODATA := 0 1512fae4b1eSJeenu Viswambharan 1521dcc28cfSDaniel Boulby# If the BL31 image initialisation code is recalimed after use for the secondary 1531dcc28cfSDaniel Boulby# cores stack 1541dcc28cfSDaniel BoulbyRECLAIM_INIT_CODE := 0 1551dcc28cfSDaniel Boulby 1562f370465SAntonio Nino Diaz# Default to SMCCC Version 1.X 1572f370465SAntonio Nino DiazSMCCC_MAJOR_VERSION := 1 1582f370465SAntonio Nino Diaz 1592fae4b1eSJeenu Viswambharan# SPD choice 1602fae4b1eSJeenu ViswambharanSPD := none 1612fae4b1eSJeenu Viswambharan 1622fccb228SAntonio Nino Diaz# For including the Secure Partition Manager 1632fccb228SAntonio Nino DiazENABLE_SPM := 0 1642fccb228SAntonio Nino Diaz 165*2d7b9e5eSAntonio Nino Diaz# Use the deprecated SPM based on MM 166*2d7b9e5eSAntonio Nino DiazSPM_DEPRECATED := 1 167*2d7b9e5eSAntonio Nino Diaz 1682fae4b1eSJeenu Viswambharan# Flag to introduce an infinite loop in BL1 just before it exits into the next 1692fae4b1eSJeenu Viswambharan# image. This is meant to help debugging the post-BL2 phase. 1702fae4b1eSJeenu ViswambharanSPIN_ON_BL1_EXIT := 0 1712fae4b1eSJeenu Viswambharan 1722fae4b1eSJeenu Viswambharan# Flags to build TF with Trusted Boot support 1732fae4b1eSJeenu ViswambharanTRUSTED_BOARD_BOOT := 0 1742fae4b1eSJeenu Viswambharan 175e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses Coherent memory or not. 1762fae4b1eSJeenu ViswambharanUSE_COHERENT_MEM := 1 1772fae4b1eSJeenu Viswambharan 178e23e057eSAntonio Nino Diaz# Build option to choose whether Trusted Firmware uses library at ROM 1795accce5bSRoberto VargasUSE_ROMLIB := 0 1805accce5bSRoberto Vargas 181bb41eb7aSMasahiro Yamada# Use tbbr_oid.h instead of platform_oid.h 182e23e057eSAntonio Nino DiazUSE_TBBR_DEFS := 1 183bb41eb7aSMasahiro Yamada 1842fae4b1eSJeenu Viswambharan# Build verbosity 1852fae4b1eSJeenu ViswambharanV := 0 186bcc3c49cSSoby Mathew 187bcc3c49cSSoby Mathew# Whether to enable D-Cache early during warm boot. This is usually 188bcc3c49cSSoby Mathew# applicable for platforms wherein interconnect programming is not 189bcc3c49cSSoby Mathew# required to enable cache coherency after warm reset (eg: single cluster 190bcc3c49cSSoby Mathew# platforms). 191bcc3c49cSSoby MathewWARMBOOT_ENABLE_DCACHE_EARLY := 0 192d832aee9Sdp-arm 193c776deedSDimitris Papastamos# Build option to enable/disable the Statistical Profiling Extensions 194d832aee9Sdp-armENABLE_SPE_FOR_LOWER_ELS := 1 195d832aee9Sdp-arm 196c776deedSDimitris Papastamos# SPE is only supported on AArch64 so disable it on AArch32. 197d832aee9Sdp-armifeq (${ARCH},aarch32) 198d832aee9Sdp-arm override ENABLE_SPE_FOR_LOWER_ELS := 0 199d832aee9Sdp-armendif 2000319a977SDimitris Papastamos 2010319a977SDimitris PapastamosENABLE_AMU := 0 2021a853370SDavid Cunado 2031a853370SDavid Cunado# By default, enable Scalable Vector Extension if implemented for Non-secure 2041a853370SDavid Cunado# lower ELs 2051a853370SDavid Cunado# Note SVE is only supported on AArch64 - therefore do not enable in AArch32 2061a853370SDavid Cunadoifneq (${ARCH},aarch32) 2071a853370SDavid Cunado ENABLE_SVE_FOR_NS := 1 2081a853370SDavid Cunadoelse 2091a853370SDavid Cunado override ENABLE_SVE_FOR_NS := 0 2101a853370SDavid Cunadoendif 211