1fd2299e6SAntonio Nino Diaz /* 2fd2299e6SAntonio Nino Diaz * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 3fd2299e6SAntonio Nino Diaz * 4fd2299e6SAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 5fd2299e6SAntonio Nino Diaz */ 6fd2299e6SAntonio Nino Diaz 7fd2299e6SAntonio Nino Diaz #include <assert.h> 8fd2299e6SAntonio Nino Diaz #include <errno.h> 95b395e37SAntonio Nino Diaz #include <stdbool.h> 1093c78ed2SAntonio Nino Diaz #include <stdint.h> 1139b6cc66SAntonio Nino Diaz #include <stdio.h> 1209d40e0eSAntonio Nino Diaz 1309d40e0eSAntonio Nino Diaz #include <platform_def.h> 1409d40e0eSAntonio Nino Diaz 1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1609d40e0eSAntonio Nino Diaz #include <common/debug.h> 1709d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1809d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h> 1909d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h> 20fd2299e6SAntonio Nino Diaz 21fd2299e6SAntonio Nino Diaz #include "xlat_tables_private.h" 22fd2299e6SAntonio Nino Diaz 23fd2299e6SAntonio Nino Diaz #if LOG_LEVEL < LOG_LEVEL_VERBOSE 24fd2299e6SAntonio Nino Diaz 25e7b9886cSAntonio Nino Diaz void xlat_mmap_print(__unused const mmap_region_t *mmap) 26fd2299e6SAntonio Nino Diaz { 27fd2299e6SAntonio Nino Diaz /* Empty */ 28fd2299e6SAntonio Nino Diaz } 29fd2299e6SAntonio Nino Diaz 30fd2299e6SAntonio Nino Diaz void xlat_tables_print(__unused xlat_ctx_t *ctx) 31fd2299e6SAntonio Nino Diaz { 32fd2299e6SAntonio Nino Diaz /* Empty */ 33fd2299e6SAntonio Nino Diaz } 34fd2299e6SAntonio Nino Diaz 35fd2299e6SAntonio Nino Diaz #else /* if LOG_LEVEL >= LOG_LEVEL_VERBOSE */ 36fd2299e6SAntonio Nino Diaz 37e7b9886cSAntonio Nino Diaz void xlat_mmap_print(const mmap_region_t *mmap) 38fd2299e6SAntonio Nino Diaz { 3939b6cc66SAntonio Nino Diaz printf("mmap:\n"); 40fd2299e6SAntonio Nino Diaz const mmap_region_t *mm = mmap; 41fd2299e6SAntonio Nino Diaz 42fd2299e6SAntonio Nino Diaz while (mm->size != 0U) { 4339b6cc66SAntonio Nino Diaz printf(" VA:0x%lx PA:0x%llx size:0x%zx attr:0x%x granularity:0x%zx\n", 4439b6cc66SAntonio Nino Diaz mm->base_va, mm->base_pa, mm->size, mm->attr, 4539b6cc66SAntonio Nino Diaz mm->granularity); 46fd2299e6SAntonio Nino Diaz ++mm; 47fd2299e6SAntonio Nino Diaz }; 4839b6cc66SAntonio Nino Diaz printf("\n"); 49fd2299e6SAntonio Nino Diaz } 50fd2299e6SAntonio Nino Diaz 51fd2299e6SAntonio Nino Diaz /* Print the attributes of the specified block descriptor. */ 52fd2299e6SAntonio Nino Diaz static void xlat_desc_print(const xlat_ctx_t *ctx, uint64_t desc) 53fd2299e6SAntonio Nino Diaz { 54e7b9886cSAntonio Nino Diaz uint64_t mem_type_index = ATTR_INDEX_GET(desc); 55fd2299e6SAntonio Nino Diaz int xlat_regime = ctx->xlat_regime; 56fd2299e6SAntonio Nino Diaz 57fd2299e6SAntonio Nino Diaz if (mem_type_index == ATTR_IWBWA_OWBWA_NTR_INDEX) { 5839b6cc66SAntonio Nino Diaz printf("MEM"); 59fd2299e6SAntonio Nino Diaz } else if (mem_type_index == ATTR_NON_CACHEABLE_INDEX) { 6039b6cc66SAntonio Nino Diaz printf("NC"); 61fd2299e6SAntonio Nino Diaz } else { 62fd2299e6SAntonio Nino Diaz assert(mem_type_index == ATTR_DEVICE_INDEX); 6339b6cc66SAntonio Nino Diaz printf("DEV"); 64fd2299e6SAntonio Nino Diaz } 65fd2299e6SAntonio Nino Diaz 661a92a0e0SAntonio Nino Diaz if ((xlat_regime == EL3_REGIME) || (xlat_regime == EL2_REGIME)) { 671a92a0e0SAntonio Nino Diaz /* For EL3 and EL2 only check the AP[2] and XN bits. */ 6839b6cc66SAntonio Nino Diaz printf(((desc & LOWER_ATTRS(AP_RO)) != 0ULL) ? "-RO" : "-RW"); 6939b6cc66SAntonio Nino Diaz printf(((desc & UPPER_ATTRS(XN)) != 0ULL) ? "-XN" : "-EXEC"); 70fd2299e6SAntonio Nino Diaz } else { 71f9d58d17SAntonio Nino Diaz assert(xlat_regime == EL1_EL0_REGIME); 72fd2299e6SAntonio Nino Diaz /* 73f9d58d17SAntonio Nino Diaz * For EL0 and EL1: 74f9d58d17SAntonio Nino Diaz * - In AArch64 PXN and UXN can be set independently but in 75f9d58d17SAntonio Nino Diaz * AArch32 there is no UXN (XN affects both privilege levels). 76f9d58d17SAntonio Nino Diaz * For consistency, we set them simultaneously in both cases. 77f9d58d17SAntonio Nino Diaz * - RO and RW permissions must be the same in EL1 and EL0. If 78f9d58d17SAntonio Nino Diaz * EL0 can access that memory region, so can EL1, with the 79f9d58d17SAntonio Nino Diaz * same permissions. 80fd2299e6SAntonio Nino Diaz */ 81f9d58d17SAntonio Nino Diaz #if ENABLE_ASSERTIONS 82f9d58d17SAntonio Nino Diaz uint64_t xn_mask = xlat_arch_regime_get_xn_desc(EL1_EL0_REGIME); 83f9d58d17SAntonio Nino Diaz uint64_t xn_perm = desc & xn_mask; 84fd2299e6SAntonio Nino Diaz 85f9d58d17SAntonio Nino Diaz assert((xn_perm == xn_mask) || (xn_perm == 0ULL)); 86f9d58d17SAntonio Nino Diaz #endif 8739b6cc66SAntonio Nino Diaz printf(((desc & LOWER_ATTRS(AP_RO)) != 0ULL) ? "-RO" : "-RW"); 88f9d58d17SAntonio Nino Diaz /* Only check one of PXN and UXN, the other one is the same. */ 8939b6cc66SAntonio Nino Diaz printf(((desc & UPPER_ATTRS(PXN)) != 0ULL) ? "-XN" : "-EXEC"); 90f9d58d17SAntonio Nino Diaz /* 91f9d58d17SAntonio Nino Diaz * Privileged regions can only be accessed from EL1, user 92f9d58d17SAntonio Nino Diaz * regions can be accessed from EL1 and EL0. 93f9d58d17SAntonio Nino Diaz */ 9439b6cc66SAntonio Nino Diaz printf(((desc & LOWER_ATTRS(AP_ACCESS_UNPRIVILEGED)) != 0ULL) 95f9d58d17SAntonio Nino Diaz ? "-USER" : "-PRIV"); 96fd2299e6SAntonio Nino Diaz } 97fd2299e6SAntonio Nino Diaz 9839b6cc66SAntonio Nino Diaz printf(((LOWER_ATTRS(NS) & desc) != 0ULL) ? "-NS" : "-S"); 99fd2299e6SAntonio Nino Diaz } 100fd2299e6SAntonio Nino Diaz 101fd2299e6SAntonio Nino Diaz static const char * const level_spacers[] = { 102fd2299e6SAntonio Nino Diaz "[LV0] ", 103fd2299e6SAntonio Nino Diaz " [LV1] ", 104fd2299e6SAntonio Nino Diaz " [LV2] ", 105fd2299e6SAntonio Nino Diaz " [LV3] " 106fd2299e6SAntonio Nino Diaz }; 107fd2299e6SAntonio Nino Diaz 108fd2299e6SAntonio Nino Diaz static const char *invalid_descriptors_ommited = 109fd2299e6SAntonio Nino Diaz "%s(%d invalid descriptors omitted)\n"; 110fd2299e6SAntonio Nino Diaz 111fd2299e6SAntonio Nino Diaz /* 112*f253645dSAntonio Nino Diaz * Recursive function that reads the translation tables passed as an argument 113fd2299e6SAntonio Nino Diaz * and prints their status. 114fd2299e6SAntonio Nino Diaz */ 115e7b9886cSAntonio Nino Diaz static void xlat_tables_print_internal(xlat_ctx_t *ctx, uintptr_t table_base_va, 116e7b9886cSAntonio Nino Diaz const uint64_t *table_base, unsigned int table_entries, 117e7b9886cSAntonio Nino Diaz unsigned int level) 118fd2299e6SAntonio Nino Diaz { 119fd2299e6SAntonio Nino Diaz assert(level <= XLAT_TABLE_LEVEL_MAX); 120fd2299e6SAntonio Nino Diaz 121*f253645dSAntonio Nino Diaz uint64_t desc; 122c54c7fc3SDavid Pu uintptr_t table_idx_va = table_base_va; 123*f253645dSAntonio Nino Diaz unsigned int table_idx = 0U; 124*f253645dSAntonio Nino Diaz size_t level_size = XLAT_BLOCK_SIZE(level); 125fd2299e6SAntonio Nino Diaz 126fd2299e6SAntonio Nino Diaz /* 127fd2299e6SAntonio Nino Diaz * Keep track of how many invalid descriptors are counted in a row. 128fd2299e6SAntonio Nino Diaz * Whenever multiple invalid descriptors are found, only the first one 129fd2299e6SAntonio Nino Diaz * is printed, and a line is added to inform about how many descriptors 130fd2299e6SAntonio Nino Diaz * have been omitted. 131fd2299e6SAntonio Nino Diaz */ 132fd2299e6SAntonio Nino Diaz int invalid_row_count = 0; 133fd2299e6SAntonio Nino Diaz 134*f253645dSAntonio Nino Diaz while (table_idx < table_entries) { 135fd2299e6SAntonio Nino Diaz 136*f253645dSAntonio Nino Diaz desc = table_base[table_idx]; 137c54c7fc3SDavid Pu 138c54c7fc3SDavid Pu if ((desc & DESC_MASK) == INVALID_DESC) { 139*f253645dSAntonio Nino Diaz 140c54c7fc3SDavid Pu if (invalid_row_count == 0) { 141c54c7fc3SDavid Pu printf("%sVA:0x%lx size:0x%zx\n", 142*f253645dSAntonio Nino Diaz level_spacers[level], 143c54c7fc3SDavid Pu table_idx_va, level_size); 144c54c7fc3SDavid Pu } 145c54c7fc3SDavid Pu invalid_row_count++; 146*f253645dSAntonio Nino Diaz 147c54c7fc3SDavid Pu } else { 148*f253645dSAntonio Nino Diaz 149c54c7fc3SDavid Pu if (invalid_row_count > 1) { 150c54c7fc3SDavid Pu printf(invalid_descriptors_ommited, 151*f253645dSAntonio Nino Diaz level_spacers[level], 152c54c7fc3SDavid Pu invalid_row_count - 1); 153c54c7fc3SDavid Pu } 154c54c7fc3SDavid Pu invalid_row_count = 0; 155*f253645dSAntonio Nino Diaz 156fd2299e6SAntonio Nino Diaz /* 157*f253645dSAntonio Nino Diaz * Check if this is a table or a block. Tables are only 158*f253645dSAntonio Nino Diaz * allowed in levels other than 3, but DESC_PAGE has the 159*f253645dSAntonio Nino Diaz * same value as DESC_TABLE, so we need to check. 160c54c7fc3SDavid Pu */ 161c54c7fc3SDavid Pu if (((desc & DESC_MASK) == TABLE_DESC) && 162*f253645dSAntonio Nino Diaz (level < XLAT_TABLE_LEVEL_MAX)) { 163c54c7fc3SDavid Pu /* 164*f253645dSAntonio Nino Diaz * Do not print any PA for a table descriptor, 165*f253645dSAntonio Nino Diaz * as it doesn't directly map physical memory 166*f253645dSAntonio Nino Diaz * but instead points to the next translation 167fd2299e6SAntonio Nino Diaz * table in the translation table walk. 168fd2299e6SAntonio Nino Diaz */ 16939b6cc66SAntonio Nino Diaz printf("%sVA:0x%lx size:0x%zx\n", 170*f253645dSAntonio Nino Diaz level_spacers[level], 171e7b9886cSAntonio Nino Diaz table_idx_va, level_size); 172fd2299e6SAntonio Nino Diaz 173*f253645dSAntonio Nino Diaz uintptr_t addr_inner = desc & TABLE_ADDR_MASK; 174fd2299e6SAntonio Nino Diaz 175*f253645dSAntonio Nino Diaz xlat_tables_print_internal(ctx, table_idx_va, 176*f253645dSAntonio Nino Diaz (uint64_t *)addr_inner, 177*f253645dSAntonio Nino Diaz XLAT_TABLE_ENTRIES, level + 1U); 178fd2299e6SAntonio Nino Diaz } else { 17939b6cc66SAntonio Nino Diaz printf("%sVA:0x%lx PA:0x%llx size:0x%zx ", 180*f253645dSAntonio Nino Diaz level_spacers[level], table_idx_va, 181e7b9886cSAntonio Nino Diaz (uint64_t)(desc & TABLE_ADDR_MASK), 182fd2299e6SAntonio Nino Diaz level_size); 183fd2299e6SAntonio Nino Diaz xlat_desc_print(ctx, desc); 18439b6cc66SAntonio Nino Diaz printf("\n"); 185*f253645dSAntonio Nino Diaz } 186*f253645dSAntonio Nino Diaz } 187fd2299e6SAntonio Nino Diaz 188fd2299e6SAntonio Nino Diaz table_idx++; 189fd2299e6SAntonio Nino Diaz table_idx_va += level_size; 190*f253645dSAntonio Nino Diaz } 191fd2299e6SAntonio Nino Diaz 192*f253645dSAntonio Nino Diaz if (invalid_row_count > 1) { 193*f253645dSAntonio Nino Diaz printf(invalid_descriptors_ommited, 194*f253645dSAntonio Nino Diaz level_spacers[level], invalid_row_count - 1); 195fd2299e6SAntonio Nino Diaz } 196fd2299e6SAntonio Nino Diaz } 197fd2299e6SAntonio Nino Diaz 198fd2299e6SAntonio Nino Diaz void xlat_tables_print(xlat_ctx_t *ctx) 199fd2299e6SAntonio Nino Diaz { 200fd2299e6SAntonio Nino Diaz const char *xlat_regime_str; 201e7b9886cSAntonio Nino Diaz int used_page_tables; 202e7b9886cSAntonio Nino Diaz 203fd2299e6SAntonio Nino Diaz if (ctx->xlat_regime == EL1_EL0_REGIME) { 204fd2299e6SAntonio Nino Diaz xlat_regime_str = "1&0"; 2051a92a0e0SAntonio Nino Diaz } else if (ctx->xlat_regime == EL2_REGIME) { 2061a92a0e0SAntonio Nino Diaz xlat_regime_str = "2"; 207fd2299e6SAntonio Nino Diaz } else { 208fd2299e6SAntonio Nino Diaz assert(ctx->xlat_regime == EL3_REGIME); 209fd2299e6SAntonio Nino Diaz xlat_regime_str = "3"; 210fd2299e6SAntonio Nino Diaz } 211fd2299e6SAntonio Nino Diaz VERBOSE("Translation tables state:\n"); 212fd2299e6SAntonio Nino Diaz VERBOSE(" Xlat regime: EL%s\n", xlat_regime_str); 213fd2299e6SAntonio Nino Diaz VERBOSE(" Max allowed PA: 0x%llx\n", ctx->pa_max_address); 214e7b9886cSAntonio Nino Diaz VERBOSE(" Max allowed VA: 0x%lx\n", ctx->va_max_address); 215fd2299e6SAntonio Nino Diaz VERBOSE(" Max mapped PA: 0x%llx\n", ctx->max_pa); 216e7b9886cSAntonio Nino Diaz VERBOSE(" Max mapped VA: 0x%lx\n", ctx->max_va); 217fd2299e6SAntonio Nino Diaz 218e7b9886cSAntonio Nino Diaz VERBOSE(" Initial lookup level: %u\n", ctx->base_level); 219e7b9886cSAntonio Nino Diaz VERBOSE(" Entries @initial lookup level: %u\n", 220fd2299e6SAntonio Nino Diaz ctx->base_table_entries); 221fd2299e6SAntonio Nino Diaz 222fd2299e6SAntonio Nino Diaz #if PLAT_XLAT_TABLES_DYNAMIC 223fd2299e6SAntonio Nino Diaz used_page_tables = 0; 224e7b9886cSAntonio Nino Diaz for (int i = 0; i < ctx->tables_num; ++i) { 225fd2299e6SAntonio Nino Diaz if (ctx->tables_mapped_regions[i] != 0) 226fd2299e6SAntonio Nino Diaz ++used_page_tables; 227fd2299e6SAntonio Nino Diaz } 228fd2299e6SAntonio Nino Diaz #else 229fd2299e6SAntonio Nino Diaz used_page_tables = ctx->next_table; 230fd2299e6SAntonio Nino Diaz #endif 231e7b9886cSAntonio Nino Diaz VERBOSE(" Used %d sub-tables out of %d (spare: %d)\n", 232fd2299e6SAntonio Nino Diaz used_page_tables, ctx->tables_num, 233fd2299e6SAntonio Nino Diaz ctx->tables_num - used_page_tables); 234fd2299e6SAntonio Nino Diaz 235e7b9886cSAntonio Nino Diaz xlat_tables_print_internal(ctx, 0U, ctx->base_table, 236fd2299e6SAntonio Nino Diaz ctx->base_table_entries, ctx->base_level); 237fd2299e6SAntonio Nino Diaz } 238fd2299e6SAntonio Nino Diaz 239fd2299e6SAntonio Nino Diaz #endif /* LOG_LEVEL >= LOG_LEVEL_VERBOSE */ 240fd2299e6SAntonio Nino Diaz 241fd2299e6SAntonio Nino Diaz /* 242fd2299e6SAntonio Nino Diaz * Do a translation table walk to find the block or page descriptor that maps 243fd2299e6SAntonio Nino Diaz * virtual_addr. 244fd2299e6SAntonio Nino Diaz * 245fd2299e6SAntonio Nino Diaz * On success, return the address of the descriptor within the translation 246fd2299e6SAntonio Nino Diaz * table. Its lookup level is stored in '*out_level'. 247fd2299e6SAntonio Nino Diaz * On error, return NULL. 248fd2299e6SAntonio Nino Diaz * 249fd2299e6SAntonio Nino Diaz * xlat_table_base 250fd2299e6SAntonio Nino Diaz * Base address for the initial lookup level. 251fd2299e6SAntonio Nino Diaz * xlat_table_base_entries 252fd2299e6SAntonio Nino Diaz * Number of entries in the translation table for the initial lookup level. 253fd2299e6SAntonio Nino Diaz * virt_addr_space_size 254fd2299e6SAntonio Nino Diaz * Size in bytes of the virtual address space. 255fd2299e6SAntonio Nino Diaz */ 256fd2299e6SAntonio Nino Diaz static uint64_t *find_xlat_table_entry(uintptr_t virtual_addr, 257fd2299e6SAntonio Nino Diaz void *xlat_table_base, 258e7b9886cSAntonio Nino Diaz unsigned int xlat_table_base_entries, 259fd2299e6SAntonio Nino Diaz unsigned long long virt_addr_space_size, 260e7b9886cSAntonio Nino Diaz unsigned int *out_level) 261fd2299e6SAntonio Nino Diaz { 262fd2299e6SAntonio Nino Diaz unsigned int start_level; 263fd2299e6SAntonio Nino Diaz uint64_t *table; 264e7b9886cSAntonio Nino Diaz unsigned int entries; 265fd2299e6SAntonio Nino Diaz 266fd2299e6SAntonio Nino Diaz start_level = GET_XLAT_TABLE_LEVEL_BASE(virt_addr_space_size); 267fd2299e6SAntonio Nino Diaz 268fd2299e6SAntonio Nino Diaz table = xlat_table_base; 269fd2299e6SAntonio Nino Diaz entries = xlat_table_base_entries; 270fd2299e6SAntonio Nino Diaz 271fd2299e6SAntonio Nino Diaz for (unsigned int level = start_level; 272fd2299e6SAntonio Nino Diaz level <= XLAT_TABLE_LEVEL_MAX; 273fd2299e6SAntonio Nino Diaz ++level) { 274e7b9886cSAntonio Nino Diaz uint64_t idx, desc, desc_type; 275fd2299e6SAntonio Nino Diaz 276fd2299e6SAntonio Nino Diaz idx = XLAT_TABLE_IDX(virtual_addr, level); 277fd2299e6SAntonio Nino Diaz if (idx >= entries) { 2786a086061SAntonio Nino Diaz WARN("Missing xlat table entry at address 0x%lx\n", 2796a086061SAntonio Nino Diaz virtual_addr); 280fd2299e6SAntonio Nino Diaz return NULL; 281fd2299e6SAntonio Nino Diaz } 282fd2299e6SAntonio Nino Diaz 283fd2299e6SAntonio Nino Diaz desc = table[idx]; 284fd2299e6SAntonio Nino Diaz desc_type = desc & DESC_MASK; 285fd2299e6SAntonio Nino Diaz 286fd2299e6SAntonio Nino Diaz if (desc_type == INVALID_DESC) { 287fd2299e6SAntonio Nino Diaz VERBOSE("Invalid entry (memory not mapped)\n"); 288fd2299e6SAntonio Nino Diaz return NULL; 289fd2299e6SAntonio Nino Diaz } 290fd2299e6SAntonio Nino Diaz 291fd2299e6SAntonio Nino Diaz if (level == XLAT_TABLE_LEVEL_MAX) { 292fd2299e6SAntonio Nino Diaz /* 2936a086061SAntonio Nino Diaz * Only page descriptors allowed at the final lookup 294fd2299e6SAntonio Nino Diaz * level. 295fd2299e6SAntonio Nino Diaz */ 296fd2299e6SAntonio Nino Diaz assert(desc_type == PAGE_DESC); 297fd2299e6SAntonio Nino Diaz *out_level = level; 298fd2299e6SAntonio Nino Diaz return &table[idx]; 299fd2299e6SAntonio Nino Diaz } 300fd2299e6SAntonio Nino Diaz 301fd2299e6SAntonio Nino Diaz if (desc_type == BLOCK_DESC) { 302fd2299e6SAntonio Nino Diaz *out_level = level; 303fd2299e6SAntonio Nino Diaz return &table[idx]; 304fd2299e6SAntonio Nino Diaz } 305fd2299e6SAntonio Nino Diaz 306fd2299e6SAntonio Nino Diaz assert(desc_type == TABLE_DESC); 307fd2299e6SAntonio Nino Diaz table = (uint64_t *)(uintptr_t)(desc & TABLE_ADDR_MASK); 308fd2299e6SAntonio Nino Diaz entries = XLAT_TABLE_ENTRIES; 309fd2299e6SAntonio Nino Diaz } 310fd2299e6SAntonio Nino Diaz 311fd2299e6SAntonio Nino Diaz /* 312fd2299e6SAntonio Nino Diaz * This shouldn't be reached, the translation table walk should end at 313fd2299e6SAntonio Nino Diaz * most at level XLAT_TABLE_LEVEL_MAX and return from inside the loop. 314fd2299e6SAntonio Nino Diaz */ 3155b395e37SAntonio Nino Diaz assert(false); 316fd2299e6SAntonio Nino Diaz 317fd2299e6SAntonio Nino Diaz return NULL; 318fd2299e6SAntonio Nino Diaz } 319fd2299e6SAntonio Nino Diaz 320fd2299e6SAntonio Nino Diaz 321e5d59519SAntonio Nino Diaz static int xlat_get_mem_attributes_internal(const xlat_ctx_t *ctx, 322e5d59519SAntonio Nino Diaz uintptr_t base_va, uint32_t *attributes, uint64_t **table_entry, 323e7b9886cSAntonio Nino Diaz unsigned long long *addr_pa, unsigned int *table_level) 324fd2299e6SAntonio Nino Diaz { 325fd2299e6SAntonio Nino Diaz uint64_t *entry; 326fd2299e6SAntonio Nino Diaz uint64_t desc; 327e7b9886cSAntonio Nino Diaz unsigned int level; 328fd2299e6SAntonio Nino Diaz unsigned long long virt_addr_space_size; 329fd2299e6SAntonio Nino Diaz 330fd2299e6SAntonio Nino Diaz /* 331fd2299e6SAntonio Nino Diaz * Sanity-check arguments. 332fd2299e6SAntonio Nino Diaz */ 333fd2299e6SAntonio Nino Diaz assert(ctx != NULL); 3345b395e37SAntonio Nino Diaz assert(ctx->initialized); 335e7b9886cSAntonio Nino Diaz assert((ctx->xlat_regime == EL1_EL0_REGIME) || 3361a92a0e0SAntonio Nino Diaz (ctx->xlat_regime == EL2_REGIME) || 337e7b9886cSAntonio Nino Diaz (ctx->xlat_regime == EL3_REGIME)); 338fd2299e6SAntonio Nino Diaz 339e7b9886cSAntonio Nino Diaz virt_addr_space_size = (unsigned long long)ctx->va_max_address + 1ULL; 340e7b9886cSAntonio Nino Diaz assert(virt_addr_space_size > 0U); 341fd2299e6SAntonio Nino Diaz 342fd2299e6SAntonio Nino Diaz entry = find_xlat_table_entry(base_va, 343fd2299e6SAntonio Nino Diaz ctx->base_table, 344fd2299e6SAntonio Nino Diaz ctx->base_table_entries, 345fd2299e6SAntonio Nino Diaz virt_addr_space_size, 346fd2299e6SAntonio Nino Diaz &level); 347fd2299e6SAntonio Nino Diaz if (entry == NULL) { 348e7b9886cSAntonio Nino Diaz WARN("Address 0x%lx is not mapped.\n", base_va); 349fd2299e6SAntonio Nino Diaz return -EINVAL; 350fd2299e6SAntonio Nino Diaz } 351fd2299e6SAntonio Nino Diaz 352fd2299e6SAntonio Nino Diaz if (addr_pa != NULL) { 353fd2299e6SAntonio Nino Diaz *addr_pa = *entry & TABLE_ADDR_MASK; 354fd2299e6SAntonio Nino Diaz } 355fd2299e6SAntonio Nino Diaz 356fd2299e6SAntonio Nino Diaz if (table_entry != NULL) { 357fd2299e6SAntonio Nino Diaz *table_entry = entry; 358fd2299e6SAntonio Nino Diaz } 359fd2299e6SAntonio Nino Diaz 360fd2299e6SAntonio Nino Diaz if (table_level != NULL) { 361fd2299e6SAntonio Nino Diaz *table_level = level; 362fd2299e6SAntonio Nino Diaz } 363fd2299e6SAntonio Nino Diaz 364fd2299e6SAntonio Nino Diaz desc = *entry; 365fd2299e6SAntonio Nino Diaz 366fd2299e6SAntonio Nino Diaz #if LOG_LEVEL >= LOG_LEVEL_VERBOSE 367fd2299e6SAntonio Nino Diaz VERBOSE("Attributes: "); 368fd2299e6SAntonio Nino Diaz xlat_desc_print(ctx, desc); 36939b6cc66SAntonio Nino Diaz printf("\n"); 370fd2299e6SAntonio Nino Diaz #endif /* LOG_LEVEL >= LOG_LEVEL_VERBOSE */ 371fd2299e6SAntonio Nino Diaz 372fd2299e6SAntonio Nino Diaz assert(attributes != NULL); 373e7b9886cSAntonio Nino Diaz *attributes = 0U; 374fd2299e6SAntonio Nino Diaz 375e7b9886cSAntonio Nino Diaz uint64_t attr_index = (desc >> ATTR_INDEX_SHIFT) & ATTR_INDEX_MASK; 376fd2299e6SAntonio Nino Diaz 377fd2299e6SAntonio Nino Diaz if (attr_index == ATTR_IWBWA_OWBWA_NTR_INDEX) { 378fd2299e6SAntonio Nino Diaz *attributes |= MT_MEMORY; 379fd2299e6SAntonio Nino Diaz } else if (attr_index == ATTR_NON_CACHEABLE_INDEX) { 380fd2299e6SAntonio Nino Diaz *attributes |= MT_NON_CACHEABLE; 381fd2299e6SAntonio Nino Diaz } else { 382fd2299e6SAntonio Nino Diaz assert(attr_index == ATTR_DEVICE_INDEX); 383fd2299e6SAntonio Nino Diaz *attributes |= MT_DEVICE; 384fd2299e6SAntonio Nino Diaz } 385fd2299e6SAntonio Nino Diaz 386e7b9886cSAntonio Nino Diaz uint64_t ap2_bit = (desc >> AP2_SHIFT) & 1U; 387fd2299e6SAntonio Nino Diaz 388fd2299e6SAntonio Nino Diaz if (ap2_bit == AP2_RW) 389fd2299e6SAntonio Nino Diaz *attributes |= MT_RW; 390fd2299e6SAntonio Nino Diaz 391fd2299e6SAntonio Nino Diaz if (ctx->xlat_regime == EL1_EL0_REGIME) { 392e7b9886cSAntonio Nino Diaz uint64_t ap1_bit = (desc >> AP1_SHIFT) & 1U; 393e7b9886cSAntonio Nino Diaz 394fd2299e6SAntonio Nino Diaz if (ap1_bit == AP1_ACCESS_UNPRIVILEGED) 395fd2299e6SAntonio Nino Diaz *attributes |= MT_USER; 396fd2299e6SAntonio Nino Diaz } 397fd2299e6SAntonio Nino Diaz 398e7b9886cSAntonio Nino Diaz uint64_t ns_bit = (desc >> NS_SHIFT) & 1U; 399fd2299e6SAntonio Nino Diaz 400e7b9886cSAntonio Nino Diaz if (ns_bit == 1U) 401fd2299e6SAntonio Nino Diaz *attributes |= MT_NS; 402fd2299e6SAntonio Nino Diaz 403fd2299e6SAntonio Nino Diaz uint64_t xn_mask = xlat_arch_regime_get_xn_desc(ctx->xlat_regime); 404fd2299e6SAntonio Nino Diaz 405fd2299e6SAntonio Nino Diaz if ((desc & xn_mask) == xn_mask) { 406fd2299e6SAntonio Nino Diaz *attributes |= MT_EXECUTE_NEVER; 407fd2299e6SAntonio Nino Diaz } else { 408e7b9886cSAntonio Nino Diaz assert((desc & xn_mask) == 0U); 409fd2299e6SAntonio Nino Diaz } 410fd2299e6SAntonio Nino Diaz 411fd2299e6SAntonio Nino Diaz return 0; 412fd2299e6SAntonio Nino Diaz } 413fd2299e6SAntonio Nino Diaz 414fd2299e6SAntonio Nino Diaz 415e5d59519SAntonio Nino Diaz int xlat_get_mem_attributes_ctx(const xlat_ctx_t *ctx, uintptr_t base_va, 416e5d59519SAntonio Nino Diaz uint32_t *attr) 417fd2299e6SAntonio Nino Diaz { 418e5d59519SAntonio Nino Diaz return xlat_get_mem_attributes_internal(ctx, base_va, attr, 419fd2299e6SAntonio Nino Diaz NULL, NULL, NULL); 420fd2299e6SAntonio Nino Diaz } 421fd2299e6SAntonio Nino Diaz 422fd2299e6SAntonio Nino Diaz 423e5d59519SAntonio Nino Diaz int xlat_change_mem_attributes_ctx(const xlat_ctx_t *ctx, uintptr_t base_va, 424e5d59519SAntonio Nino Diaz size_t size, uint32_t attr) 425fd2299e6SAntonio Nino Diaz { 426fd2299e6SAntonio Nino Diaz /* Note: This implementation isn't optimized. */ 427fd2299e6SAntonio Nino Diaz 428fd2299e6SAntonio Nino Diaz assert(ctx != NULL); 4295b395e37SAntonio Nino Diaz assert(ctx->initialized); 430fd2299e6SAntonio Nino Diaz 431fd2299e6SAntonio Nino Diaz unsigned long long virt_addr_space_size = 432e7b9886cSAntonio Nino Diaz (unsigned long long)ctx->va_max_address + 1U; 433e7b9886cSAntonio Nino Diaz assert(virt_addr_space_size > 0U); 434fd2299e6SAntonio Nino Diaz 435fd2299e6SAntonio Nino Diaz if (!IS_PAGE_ALIGNED(base_va)) { 436e7b9886cSAntonio Nino Diaz WARN("%s: Address 0x%lx is not aligned on a page boundary.\n", 437e7b9886cSAntonio Nino Diaz __func__, base_va); 438fd2299e6SAntonio Nino Diaz return -EINVAL; 439fd2299e6SAntonio Nino Diaz } 440fd2299e6SAntonio Nino Diaz 441e7b9886cSAntonio Nino Diaz if (size == 0U) { 442fd2299e6SAntonio Nino Diaz WARN("%s: Size is 0.\n", __func__); 443fd2299e6SAntonio Nino Diaz return -EINVAL; 444fd2299e6SAntonio Nino Diaz } 445fd2299e6SAntonio Nino Diaz 446e7b9886cSAntonio Nino Diaz if ((size % PAGE_SIZE) != 0U) { 447fd2299e6SAntonio Nino Diaz WARN("%s: Size 0x%zx is not a multiple of a page size.\n", 448fd2299e6SAntonio Nino Diaz __func__, size); 449fd2299e6SAntonio Nino Diaz return -EINVAL; 450fd2299e6SAntonio Nino Diaz } 451fd2299e6SAntonio Nino Diaz 452e7b9886cSAntonio Nino Diaz if (((attr & MT_EXECUTE_NEVER) == 0U) && ((attr & MT_RW) != 0U)) { 4536a086061SAntonio Nino Diaz WARN("%s: Mapping memory as read-write and executable not allowed.\n", 454fd2299e6SAntonio Nino Diaz __func__); 455fd2299e6SAntonio Nino Diaz return -EINVAL; 456fd2299e6SAntonio Nino Diaz } 457fd2299e6SAntonio Nino Diaz 458e7b9886cSAntonio Nino Diaz size_t pages_count = size / PAGE_SIZE; 459fd2299e6SAntonio Nino Diaz 460e7b9886cSAntonio Nino Diaz VERBOSE("Changing memory attributes of %zu pages starting from address 0x%lx...\n", 461e7b9886cSAntonio Nino Diaz pages_count, base_va); 462fd2299e6SAntonio Nino Diaz 463fd2299e6SAntonio Nino Diaz uintptr_t base_va_original = base_va; 464fd2299e6SAntonio Nino Diaz 465fd2299e6SAntonio Nino Diaz /* 466fd2299e6SAntonio Nino Diaz * Sanity checks. 467fd2299e6SAntonio Nino Diaz */ 468e7b9886cSAntonio Nino Diaz for (size_t i = 0U; i < pages_count; ++i) { 469e7b9886cSAntonio Nino Diaz const uint64_t *entry; 470e7b9886cSAntonio Nino Diaz uint64_t desc, attr_index; 471e7b9886cSAntonio Nino Diaz unsigned int level; 472fd2299e6SAntonio Nino Diaz 473fd2299e6SAntonio Nino Diaz entry = find_xlat_table_entry(base_va, 474fd2299e6SAntonio Nino Diaz ctx->base_table, 475fd2299e6SAntonio Nino Diaz ctx->base_table_entries, 476fd2299e6SAntonio Nino Diaz virt_addr_space_size, 477fd2299e6SAntonio Nino Diaz &level); 478fd2299e6SAntonio Nino Diaz if (entry == NULL) { 479e7b9886cSAntonio Nino Diaz WARN("Address 0x%lx is not mapped.\n", base_va); 480fd2299e6SAntonio Nino Diaz return -EINVAL; 481fd2299e6SAntonio Nino Diaz } 482fd2299e6SAntonio Nino Diaz 483fd2299e6SAntonio Nino Diaz desc = *entry; 484fd2299e6SAntonio Nino Diaz 485fd2299e6SAntonio Nino Diaz /* 486fd2299e6SAntonio Nino Diaz * Check that all the required pages are mapped at page 487fd2299e6SAntonio Nino Diaz * granularity. 488fd2299e6SAntonio Nino Diaz */ 489fd2299e6SAntonio Nino Diaz if (((desc & DESC_MASK) != PAGE_DESC) || 490fd2299e6SAntonio Nino Diaz (level != XLAT_TABLE_LEVEL_MAX)) { 491e7b9886cSAntonio Nino Diaz WARN("Address 0x%lx is not mapped at the right granularity.\n", 492e7b9886cSAntonio Nino Diaz base_va); 493fd2299e6SAntonio Nino Diaz WARN("Granularity is 0x%llx, should be 0x%x.\n", 494fd2299e6SAntonio Nino Diaz (unsigned long long)XLAT_BLOCK_SIZE(level), PAGE_SIZE); 495fd2299e6SAntonio Nino Diaz return -EINVAL; 496fd2299e6SAntonio Nino Diaz } 497fd2299e6SAntonio Nino Diaz 498fd2299e6SAntonio Nino Diaz /* 499fd2299e6SAntonio Nino Diaz * If the region type is device, it shouldn't be executable. 500fd2299e6SAntonio Nino Diaz */ 501e7b9886cSAntonio Nino Diaz attr_index = (desc >> ATTR_INDEX_SHIFT) & ATTR_INDEX_MASK; 502fd2299e6SAntonio Nino Diaz if (attr_index == ATTR_DEVICE_INDEX) { 503e7b9886cSAntonio Nino Diaz if ((attr & MT_EXECUTE_NEVER) == 0U) { 504e7b9886cSAntonio Nino Diaz WARN("Setting device memory as executable at address 0x%lx.", 505e7b9886cSAntonio Nino Diaz base_va); 506fd2299e6SAntonio Nino Diaz return -EINVAL; 507fd2299e6SAntonio Nino Diaz } 508fd2299e6SAntonio Nino Diaz } 509fd2299e6SAntonio Nino Diaz 510fd2299e6SAntonio Nino Diaz base_va += PAGE_SIZE; 511fd2299e6SAntonio Nino Diaz } 512fd2299e6SAntonio Nino Diaz 513fd2299e6SAntonio Nino Diaz /* Restore original value. */ 514fd2299e6SAntonio Nino Diaz base_va = base_va_original; 515fd2299e6SAntonio Nino Diaz 516e7b9886cSAntonio Nino Diaz for (unsigned int i = 0U; i < pages_count; ++i) { 517fd2299e6SAntonio Nino Diaz 518e7b9886cSAntonio Nino Diaz uint32_t old_attr = 0U, new_attr; 519e7b9886cSAntonio Nino Diaz uint64_t *entry = NULL; 520e7b9886cSAntonio Nino Diaz unsigned int level = 0U; 521e7b9886cSAntonio Nino Diaz unsigned long long addr_pa = 0ULL; 522fd2299e6SAntonio Nino Diaz 523e5d59519SAntonio Nino Diaz (void) xlat_get_mem_attributes_internal(ctx, base_va, &old_attr, 524fd2299e6SAntonio Nino Diaz &entry, &addr_pa, &level); 525fd2299e6SAntonio Nino Diaz 526fd2299e6SAntonio Nino Diaz /* 527fd2299e6SAntonio Nino Diaz * From attr, only MT_RO/MT_RW, MT_EXECUTE/MT_EXECUTE_NEVER and 528fd2299e6SAntonio Nino Diaz * MT_USER/MT_PRIVILEGED are taken into account. Any other 529fd2299e6SAntonio Nino Diaz * information is ignored. 530fd2299e6SAntonio Nino Diaz */ 531fd2299e6SAntonio Nino Diaz 532fd2299e6SAntonio Nino Diaz /* Clean the old attributes so that they can be rebuilt. */ 533fd2299e6SAntonio Nino Diaz new_attr = old_attr & ~(MT_RW | MT_EXECUTE_NEVER | MT_USER); 534fd2299e6SAntonio Nino Diaz 535fd2299e6SAntonio Nino Diaz /* 536fd2299e6SAntonio Nino Diaz * Update attributes, but filter out the ones this function 537fd2299e6SAntonio Nino Diaz * isn't allowed to change. 538fd2299e6SAntonio Nino Diaz */ 539fd2299e6SAntonio Nino Diaz new_attr |= attr & (MT_RW | MT_EXECUTE_NEVER | MT_USER); 540fd2299e6SAntonio Nino Diaz 541fd2299e6SAntonio Nino Diaz /* 542fd2299e6SAntonio Nino Diaz * The break-before-make sequence requires writing an invalid 543fd2299e6SAntonio Nino Diaz * descriptor and making sure that the system sees the change 544fd2299e6SAntonio Nino Diaz * before writing the new descriptor. 545fd2299e6SAntonio Nino Diaz */ 546fd2299e6SAntonio Nino Diaz *entry = INVALID_DESC; 5473e318e40SAntonio Nino Diaz #if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) 5483e318e40SAntonio Nino Diaz dccvac((uintptr_t)entry); 5493e318e40SAntonio Nino Diaz #endif 550fd2299e6SAntonio Nino Diaz /* Invalidate any cached copy of this mapping in the TLBs. */ 5518d164bc6SAntonio Nino Diaz xlat_arch_tlbi_va(base_va, ctx->xlat_regime); 552fd2299e6SAntonio Nino Diaz 553fd2299e6SAntonio Nino Diaz /* Ensure completion of the invalidation. */ 554fd2299e6SAntonio Nino Diaz xlat_arch_tlbi_va_sync(); 555fd2299e6SAntonio Nino Diaz 556fd2299e6SAntonio Nino Diaz /* Write new descriptor */ 557fd2299e6SAntonio Nino Diaz *entry = xlat_desc(ctx, new_attr, addr_pa, level); 5583e318e40SAntonio Nino Diaz #if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) 5593e318e40SAntonio Nino Diaz dccvac((uintptr_t)entry); 5603e318e40SAntonio Nino Diaz #endif 561fd2299e6SAntonio Nino Diaz base_va += PAGE_SIZE; 562fd2299e6SAntonio Nino Diaz } 563fd2299e6SAntonio Nino Diaz 564fd2299e6SAntonio Nino Diaz /* Ensure that the last descriptor writen is seen by the system. */ 565fd2299e6SAntonio Nino Diaz dsbish(); 566fd2299e6SAntonio Nino Diaz 567fd2299e6SAntonio Nino Diaz return 0; 568fd2299e6SAntonio Nino Diaz } 569