1fd2299e6SAntonio Nino Diaz /* 2fd2299e6SAntonio Nino Diaz * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 3fd2299e6SAntonio Nino Diaz * 4fd2299e6SAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 5fd2299e6SAntonio Nino Diaz */ 6fd2299e6SAntonio Nino Diaz 7fd2299e6SAntonio Nino Diaz #include <arch_helpers.h> 8fd2299e6SAntonio Nino Diaz #include <assert.h> 9fd2299e6SAntonio Nino Diaz #include <debug.h> 10fd2299e6SAntonio Nino Diaz #include <errno.h> 11fd2299e6SAntonio Nino Diaz #include <platform_def.h> 12fd2299e6SAntonio Nino Diaz #include <types.h> 13fd2299e6SAntonio Nino Diaz #include <utils_def.h> 14fd2299e6SAntonio Nino Diaz #include <xlat_tables_defs.h> 15fd2299e6SAntonio Nino Diaz #include <xlat_tables_v2.h> 16fd2299e6SAntonio Nino Diaz 17fd2299e6SAntonio Nino Diaz #include "xlat_tables_private.h" 18fd2299e6SAntonio Nino Diaz 19fd2299e6SAntonio Nino Diaz #if LOG_LEVEL < LOG_LEVEL_VERBOSE 20fd2299e6SAntonio Nino Diaz 21*e7b9886cSAntonio Nino Diaz void xlat_mmap_print(__unused const mmap_region_t *mmap) 22fd2299e6SAntonio Nino Diaz { 23fd2299e6SAntonio Nino Diaz /* Empty */ 24fd2299e6SAntonio Nino Diaz } 25fd2299e6SAntonio Nino Diaz 26fd2299e6SAntonio Nino Diaz void xlat_tables_print(__unused xlat_ctx_t *ctx) 27fd2299e6SAntonio Nino Diaz { 28fd2299e6SAntonio Nino Diaz /* Empty */ 29fd2299e6SAntonio Nino Diaz } 30fd2299e6SAntonio Nino Diaz 31fd2299e6SAntonio Nino Diaz #else /* if LOG_LEVEL >= LOG_LEVEL_VERBOSE */ 32fd2299e6SAntonio Nino Diaz 33*e7b9886cSAntonio Nino Diaz void xlat_mmap_print(const mmap_region_t *mmap) 34fd2299e6SAntonio Nino Diaz { 35fd2299e6SAntonio Nino Diaz tf_printf("mmap:\n"); 36fd2299e6SAntonio Nino Diaz const mmap_region_t *mm = mmap; 37fd2299e6SAntonio Nino Diaz 38fd2299e6SAntonio Nino Diaz while (mm->size != 0U) { 39fd2299e6SAntonio Nino Diaz tf_printf(" VA:0x%lx PA:0x%llx size:0x%zx attr:0x%x " 40fd2299e6SAntonio Nino Diaz "granularity:0x%zx\n", mm->base_va, mm->base_pa, 41fd2299e6SAntonio Nino Diaz mm->size, mm->attr, mm->granularity); 42fd2299e6SAntonio Nino Diaz ++mm; 43fd2299e6SAntonio Nino Diaz }; 44fd2299e6SAntonio Nino Diaz tf_printf("\n"); 45fd2299e6SAntonio Nino Diaz } 46fd2299e6SAntonio Nino Diaz 47fd2299e6SAntonio Nino Diaz /* Print the attributes of the specified block descriptor. */ 48fd2299e6SAntonio Nino Diaz static void xlat_desc_print(const xlat_ctx_t *ctx, uint64_t desc) 49fd2299e6SAntonio Nino Diaz { 50*e7b9886cSAntonio Nino Diaz uint64_t mem_type_index = ATTR_INDEX_GET(desc); 51fd2299e6SAntonio Nino Diaz int xlat_regime = ctx->xlat_regime; 52fd2299e6SAntonio Nino Diaz 53fd2299e6SAntonio Nino Diaz if (mem_type_index == ATTR_IWBWA_OWBWA_NTR_INDEX) { 54fd2299e6SAntonio Nino Diaz tf_printf("MEM"); 55fd2299e6SAntonio Nino Diaz } else if (mem_type_index == ATTR_NON_CACHEABLE_INDEX) { 56fd2299e6SAntonio Nino Diaz tf_printf("NC"); 57fd2299e6SAntonio Nino Diaz } else { 58fd2299e6SAntonio Nino Diaz assert(mem_type_index == ATTR_DEVICE_INDEX); 59fd2299e6SAntonio Nino Diaz tf_printf("DEV"); 60fd2299e6SAntonio Nino Diaz } 61fd2299e6SAntonio Nino Diaz 62fd2299e6SAntonio Nino Diaz if (xlat_regime == EL3_REGIME) { 63f9d58d17SAntonio Nino Diaz /* For EL3 only check the AP[2] and XN bits. */ 64*e7b9886cSAntonio Nino Diaz tf_printf(((desc & LOWER_ATTRS(AP_RO)) != 0ULL) ? "-RO" : "-RW"); 65*e7b9886cSAntonio Nino Diaz tf_printf(((desc & UPPER_ATTRS(XN)) != 0ULL) ? "-XN" : "-EXEC"); 66fd2299e6SAntonio Nino Diaz } else { 67f9d58d17SAntonio Nino Diaz assert(xlat_regime == EL1_EL0_REGIME); 68fd2299e6SAntonio Nino Diaz /* 69f9d58d17SAntonio Nino Diaz * For EL0 and EL1: 70f9d58d17SAntonio Nino Diaz * - In AArch64 PXN and UXN can be set independently but in 71f9d58d17SAntonio Nino Diaz * AArch32 there is no UXN (XN affects both privilege levels). 72f9d58d17SAntonio Nino Diaz * For consistency, we set them simultaneously in both cases. 73f9d58d17SAntonio Nino Diaz * - RO and RW permissions must be the same in EL1 and EL0. If 74f9d58d17SAntonio Nino Diaz * EL0 can access that memory region, so can EL1, with the 75f9d58d17SAntonio Nino Diaz * same permissions. 76fd2299e6SAntonio Nino Diaz */ 77f9d58d17SAntonio Nino Diaz #if ENABLE_ASSERTIONS 78f9d58d17SAntonio Nino Diaz uint64_t xn_mask = xlat_arch_regime_get_xn_desc(EL1_EL0_REGIME); 79f9d58d17SAntonio Nino Diaz uint64_t xn_perm = desc & xn_mask; 80fd2299e6SAntonio Nino Diaz 81f9d58d17SAntonio Nino Diaz assert((xn_perm == xn_mask) || (xn_perm == 0ULL)); 82f9d58d17SAntonio Nino Diaz #endif 83*e7b9886cSAntonio Nino Diaz tf_printf(((desc & LOWER_ATTRS(AP_RO)) != 0ULL) ? "-RO" : "-RW"); 84f9d58d17SAntonio Nino Diaz /* Only check one of PXN and UXN, the other one is the same. */ 85*e7b9886cSAntonio Nino Diaz tf_printf(((desc & UPPER_ATTRS(PXN)) != 0ULL) ? "-XN" : "-EXEC"); 86f9d58d17SAntonio Nino Diaz /* 87f9d58d17SAntonio Nino Diaz * Privileged regions can only be accessed from EL1, user 88f9d58d17SAntonio Nino Diaz * regions can be accessed from EL1 and EL0. 89f9d58d17SAntonio Nino Diaz */ 90*e7b9886cSAntonio Nino Diaz tf_printf(((desc & LOWER_ATTRS(AP_ACCESS_UNPRIVILEGED)) != 0ULL) 91f9d58d17SAntonio Nino Diaz ? "-USER" : "-PRIV"); 92fd2299e6SAntonio Nino Diaz } 93fd2299e6SAntonio Nino Diaz 94*e7b9886cSAntonio Nino Diaz tf_printf(((LOWER_ATTRS(NS) & desc) != 0ULL) ? "-NS" : "-S"); 95fd2299e6SAntonio Nino Diaz } 96fd2299e6SAntonio Nino Diaz 97fd2299e6SAntonio Nino Diaz static const char * const level_spacers[] = { 98fd2299e6SAntonio Nino Diaz "[LV0] ", 99fd2299e6SAntonio Nino Diaz " [LV1] ", 100fd2299e6SAntonio Nino Diaz " [LV2] ", 101fd2299e6SAntonio Nino Diaz " [LV3] " 102fd2299e6SAntonio Nino Diaz }; 103fd2299e6SAntonio Nino Diaz 104fd2299e6SAntonio Nino Diaz static const char *invalid_descriptors_ommited = 105fd2299e6SAntonio Nino Diaz "%s(%d invalid descriptors omitted)\n"; 106fd2299e6SAntonio Nino Diaz 107fd2299e6SAntonio Nino Diaz /* 108fd2299e6SAntonio Nino Diaz * Recursive function that reads the translation tables passed as an argument 109fd2299e6SAntonio Nino Diaz * and prints their status. 110fd2299e6SAntonio Nino Diaz */ 111*e7b9886cSAntonio Nino Diaz static void xlat_tables_print_internal(xlat_ctx_t *ctx, uintptr_t table_base_va, 112*e7b9886cSAntonio Nino Diaz const uint64_t *table_base, unsigned int table_entries, 113*e7b9886cSAntonio Nino Diaz unsigned int level) 114fd2299e6SAntonio Nino Diaz { 115fd2299e6SAntonio Nino Diaz assert(level <= XLAT_TABLE_LEVEL_MAX); 116fd2299e6SAntonio Nino Diaz 117fd2299e6SAntonio Nino Diaz uint64_t desc; 118fd2299e6SAntonio Nino Diaz uintptr_t table_idx_va = table_base_va; 119*e7b9886cSAntonio Nino Diaz unsigned int table_idx = 0U; 120fd2299e6SAntonio Nino Diaz size_t level_size = XLAT_BLOCK_SIZE(level); 121fd2299e6SAntonio Nino Diaz 122fd2299e6SAntonio Nino Diaz /* 123fd2299e6SAntonio Nino Diaz * Keep track of how many invalid descriptors are counted in a row. 124fd2299e6SAntonio Nino Diaz * Whenever multiple invalid descriptors are found, only the first one 125fd2299e6SAntonio Nino Diaz * is printed, and a line is added to inform about how many descriptors 126fd2299e6SAntonio Nino Diaz * have been omitted. 127fd2299e6SAntonio Nino Diaz */ 128fd2299e6SAntonio Nino Diaz int invalid_row_count = 0; 129fd2299e6SAntonio Nino Diaz 130fd2299e6SAntonio Nino Diaz while (table_idx < table_entries) { 131fd2299e6SAntonio Nino Diaz 132fd2299e6SAntonio Nino Diaz desc = table_base[table_idx]; 133fd2299e6SAntonio Nino Diaz 134fd2299e6SAntonio Nino Diaz if ((desc & DESC_MASK) == INVALID_DESC) { 135fd2299e6SAntonio Nino Diaz 136fd2299e6SAntonio Nino Diaz if (invalid_row_count == 0) { 137*e7b9886cSAntonio Nino Diaz tf_printf("%sVA:0x%lx size:0x%zx\n", 138fd2299e6SAntonio Nino Diaz level_spacers[level], 139*e7b9886cSAntonio Nino Diaz table_idx_va, level_size); 140fd2299e6SAntonio Nino Diaz } 141fd2299e6SAntonio Nino Diaz invalid_row_count++; 142fd2299e6SAntonio Nino Diaz 143fd2299e6SAntonio Nino Diaz } else { 144fd2299e6SAntonio Nino Diaz 145fd2299e6SAntonio Nino Diaz if (invalid_row_count > 1) { 146fd2299e6SAntonio Nino Diaz tf_printf(invalid_descriptors_ommited, 147fd2299e6SAntonio Nino Diaz level_spacers[level], 148fd2299e6SAntonio Nino Diaz invalid_row_count - 1); 149fd2299e6SAntonio Nino Diaz } 150fd2299e6SAntonio Nino Diaz invalid_row_count = 0; 151fd2299e6SAntonio Nino Diaz 152fd2299e6SAntonio Nino Diaz /* 153fd2299e6SAntonio Nino Diaz * Check if this is a table or a block. Tables are only 154fd2299e6SAntonio Nino Diaz * allowed in levels other than 3, but DESC_PAGE has the 155fd2299e6SAntonio Nino Diaz * same value as DESC_TABLE, so we need to check. 156fd2299e6SAntonio Nino Diaz */ 157fd2299e6SAntonio Nino Diaz if (((desc & DESC_MASK) == TABLE_DESC) && 158fd2299e6SAntonio Nino Diaz (level < XLAT_TABLE_LEVEL_MAX)) { 159fd2299e6SAntonio Nino Diaz /* 160fd2299e6SAntonio Nino Diaz * Do not print any PA for a table descriptor, 161fd2299e6SAntonio Nino Diaz * as it doesn't directly map physical memory 162fd2299e6SAntonio Nino Diaz * but instead points to the next translation 163fd2299e6SAntonio Nino Diaz * table in the translation table walk. 164fd2299e6SAntonio Nino Diaz */ 165*e7b9886cSAntonio Nino Diaz tf_printf("%sVA:0x%lx size:0x%zx\n", 166fd2299e6SAntonio Nino Diaz level_spacers[level], 167*e7b9886cSAntonio Nino Diaz table_idx_va, level_size); 168fd2299e6SAntonio Nino Diaz 169fd2299e6SAntonio Nino Diaz uintptr_t addr_inner = desc & TABLE_ADDR_MASK; 170fd2299e6SAntonio Nino Diaz 171fd2299e6SAntonio Nino Diaz xlat_tables_print_internal(ctx, table_idx_va, 172fd2299e6SAntonio Nino Diaz (uint64_t *)addr_inner, 173*e7b9886cSAntonio Nino Diaz XLAT_TABLE_ENTRIES, level + 1U); 174fd2299e6SAntonio Nino Diaz } else { 175*e7b9886cSAntonio Nino Diaz tf_printf("%sVA:0x%lx PA:0x%llx size:0x%zx ", 176fd2299e6SAntonio Nino Diaz level_spacers[level], 177*e7b9886cSAntonio Nino Diaz table_idx_va, 178*e7b9886cSAntonio Nino Diaz (uint64_t)(desc & TABLE_ADDR_MASK), 179fd2299e6SAntonio Nino Diaz level_size); 180fd2299e6SAntonio Nino Diaz xlat_desc_print(ctx, desc); 181fd2299e6SAntonio Nino Diaz tf_printf("\n"); 182fd2299e6SAntonio Nino Diaz } 183fd2299e6SAntonio Nino Diaz } 184fd2299e6SAntonio Nino Diaz 185fd2299e6SAntonio Nino Diaz table_idx++; 186fd2299e6SAntonio Nino Diaz table_idx_va += level_size; 187fd2299e6SAntonio Nino Diaz } 188fd2299e6SAntonio Nino Diaz 189fd2299e6SAntonio Nino Diaz if (invalid_row_count > 1) { 190fd2299e6SAntonio Nino Diaz tf_printf(invalid_descriptors_ommited, 191fd2299e6SAntonio Nino Diaz level_spacers[level], invalid_row_count - 1); 192fd2299e6SAntonio Nino Diaz } 193fd2299e6SAntonio Nino Diaz } 194fd2299e6SAntonio Nino Diaz 195fd2299e6SAntonio Nino Diaz void xlat_tables_print(xlat_ctx_t *ctx) 196fd2299e6SAntonio Nino Diaz { 197fd2299e6SAntonio Nino Diaz const char *xlat_regime_str; 198*e7b9886cSAntonio Nino Diaz int used_page_tables; 199*e7b9886cSAntonio Nino Diaz 200fd2299e6SAntonio Nino Diaz if (ctx->xlat_regime == EL1_EL0_REGIME) { 201fd2299e6SAntonio Nino Diaz xlat_regime_str = "1&0"; 202fd2299e6SAntonio Nino Diaz } else { 203fd2299e6SAntonio Nino Diaz assert(ctx->xlat_regime == EL3_REGIME); 204fd2299e6SAntonio Nino Diaz xlat_regime_str = "3"; 205fd2299e6SAntonio Nino Diaz } 206fd2299e6SAntonio Nino Diaz VERBOSE("Translation tables state:\n"); 207fd2299e6SAntonio Nino Diaz VERBOSE(" Xlat regime: EL%s\n", xlat_regime_str); 208fd2299e6SAntonio Nino Diaz VERBOSE(" Max allowed PA: 0x%llx\n", ctx->pa_max_address); 209*e7b9886cSAntonio Nino Diaz VERBOSE(" Max allowed VA: 0x%lx\n", ctx->va_max_address); 210fd2299e6SAntonio Nino Diaz VERBOSE(" Max mapped PA: 0x%llx\n", ctx->max_pa); 211*e7b9886cSAntonio Nino Diaz VERBOSE(" Max mapped VA: 0x%lx\n", ctx->max_va); 212fd2299e6SAntonio Nino Diaz 213*e7b9886cSAntonio Nino Diaz VERBOSE(" Initial lookup level: %u\n", ctx->base_level); 214*e7b9886cSAntonio Nino Diaz VERBOSE(" Entries @initial lookup level: %u\n", 215fd2299e6SAntonio Nino Diaz ctx->base_table_entries); 216fd2299e6SAntonio Nino Diaz 217fd2299e6SAntonio Nino Diaz #if PLAT_XLAT_TABLES_DYNAMIC 218fd2299e6SAntonio Nino Diaz used_page_tables = 0; 219*e7b9886cSAntonio Nino Diaz for (int i = 0; i < ctx->tables_num; ++i) { 220fd2299e6SAntonio Nino Diaz if (ctx->tables_mapped_regions[i] != 0) 221fd2299e6SAntonio Nino Diaz ++used_page_tables; 222fd2299e6SAntonio Nino Diaz } 223fd2299e6SAntonio Nino Diaz #else 224fd2299e6SAntonio Nino Diaz used_page_tables = ctx->next_table; 225fd2299e6SAntonio Nino Diaz #endif 226*e7b9886cSAntonio Nino Diaz VERBOSE(" Used %d sub-tables out of %d (spare: %d)\n", 227fd2299e6SAntonio Nino Diaz used_page_tables, ctx->tables_num, 228fd2299e6SAntonio Nino Diaz ctx->tables_num - used_page_tables); 229fd2299e6SAntonio Nino Diaz 230*e7b9886cSAntonio Nino Diaz xlat_tables_print_internal(ctx, 0U, ctx->base_table, 231fd2299e6SAntonio Nino Diaz ctx->base_table_entries, ctx->base_level); 232fd2299e6SAntonio Nino Diaz } 233fd2299e6SAntonio Nino Diaz 234fd2299e6SAntonio Nino Diaz #endif /* LOG_LEVEL >= LOG_LEVEL_VERBOSE */ 235fd2299e6SAntonio Nino Diaz 236fd2299e6SAntonio Nino Diaz /* 237fd2299e6SAntonio Nino Diaz * Do a translation table walk to find the block or page descriptor that maps 238fd2299e6SAntonio Nino Diaz * virtual_addr. 239fd2299e6SAntonio Nino Diaz * 240fd2299e6SAntonio Nino Diaz * On success, return the address of the descriptor within the translation 241fd2299e6SAntonio Nino Diaz * table. Its lookup level is stored in '*out_level'. 242fd2299e6SAntonio Nino Diaz * On error, return NULL. 243fd2299e6SAntonio Nino Diaz * 244fd2299e6SAntonio Nino Diaz * xlat_table_base 245fd2299e6SAntonio Nino Diaz * Base address for the initial lookup level. 246fd2299e6SAntonio Nino Diaz * xlat_table_base_entries 247fd2299e6SAntonio Nino Diaz * Number of entries in the translation table for the initial lookup level. 248fd2299e6SAntonio Nino Diaz * virt_addr_space_size 249fd2299e6SAntonio Nino Diaz * Size in bytes of the virtual address space. 250fd2299e6SAntonio Nino Diaz */ 251fd2299e6SAntonio Nino Diaz static uint64_t *find_xlat_table_entry(uintptr_t virtual_addr, 252fd2299e6SAntonio Nino Diaz void *xlat_table_base, 253*e7b9886cSAntonio Nino Diaz unsigned int xlat_table_base_entries, 254fd2299e6SAntonio Nino Diaz unsigned long long virt_addr_space_size, 255*e7b9886cSAntonio Nino Diaz unsigned int *out_level) 256fd2299e6SAntonio Nino Diaz { 257fd2299e6SAntonio Nino Diaz unsigned int start_level; 258fd2299e6SAntonio Nino Diaz uint64_t *table; 259*e7b9886cSAntonio Nino Diaz unsigned int entries; 260fd2299e6SAntonio Nino Diaz 261fd2299e6SAntonio Nino Diaz start_level = GET_XLAT_TABLE_LEVEL_BASE(virt_addr_space_size); 262fd2299e6SAntonio Nino Diaz 263fd2299e6SAntonio Nino Diaz table = xlat_table_base; 264fd2299e6SAntonio Nino Diaz entries = xlat_table_base_entries; 265fd2299e6SAntonio Nino Diaz 266fd2299e6SAntonio Nino Diaz for (unsigned int level = start_level; 267fd2299e6SAntonio Nino Diaz level <= XLAT_TABLE_LEVEL_MAX; 268fd2299e6SAntonio Nino Diaz ++level) { 269*e7b9886cSAntonio Nino Diaz uint64_t idx, desc, desc_type; 270fd2299e6SAntonio Nino Diaz 271fd2299e6SAntonio Nino Diaz idx = XLAT_TABLE_IDX(virtual_addr, level); 272fd2299e6SAntonio Nino Diaz if (idx >= entries) { 2736a086061SAntonio Nino Diaz WARN("Missing xlat table entry at address 0x%lx\n", 2746a086061SAntonio Nino Diaz virtual_addr); 275fd2299e6SAntonio Nino Diaz return NULL; 276fd2299e6SAntonio Nino Diaz } 277fd2299e6SAntonio Nino Diaz 278fd2299e6SAntonio Nino Diaz desc = table[idx]; 279fd2299e6SAntonio Nino Diaz desc_type = desc & DESC_MASK; 280fd2299e6SAntonio Nino Diaz 281fd2299e6SAntonio Nino Diaz if (desc_type == INVALID_DESC) { 282fd2299e6SAntonio Nino Diaz VERBOSE("Invalid entry (memory not mapped)\n"); 283fd2299e6SAntonio Nino Diaz return NULL; 284fd2299e6SAntonio Nino Diaz } 285fd2299e6SAntonio Nino Diaz 286fd2299e6SAntonio Nino Diaz if (level == XLAT_TABLE_LEVEL_MAX) { 287fd2299e6SAntonio Nino Diaz /* 2886a086061SAntonio Nino Diaz * Only page descriptors allowed at the final lookup 289fd2299e6SAntonio Nino Diaz * level. 290fd2299e6SAntonio Nino Diaz */ 291fd2299e6SAntonio Nino Diaz assert(desc_type == PAGE_DESC); 292fd2299e6SAntonio Nino Diaz *out_level = level; 293fd2299e6SAntonio Nino Diaz return &table[idx]; 294fd2299e6SAntonio Nino Diaz } 295fd2299e6SAntonio Nino Diaz 296fd2299e6SAntonio Nino Diaz if (desc_type == BLOCK_DESC) { 297fd2299e6SAntonio Nino Diaz *out_level = level; 298fd2299e6SAntonio Nino Diaz return &table[idx]; 299fd2299e6SAntonio Nino Diaz } 300fd2299e6SAntonio Nino Diaz 301fd2299e6SAntonio Nino Diaz assert(desc_type == TABLE_DESC); 302fd2299e6SAntonio Nino Diaz table = (uint64_t *)(uintptr_t)(desc & TABLE_ADDR_MASK); 303fd2299e6SAntonio Nino Diaz entries = XLAT_TABLE_ENTRIES; 304fd2299e6SAntonio Nino Diaz } 305fd2299e6SAntonio Nino Diaz 306fd2299e6SAntonio Nino Diaz /* 307fd2299e6SAntonio Nino Diaz * This shouldn't be reached, the translation table walk should end at 308fd2299e6SAntonio Nino Diaz * most at level XLAT_TABLE_LEVEL_MAX and return from inside the loop. 309fd2299e6SAntonio Nino Diaz */ 310fd2299e6SAntonio Nino Diaz assert(0); 311fd2299e6SAntonio Nino Diaz 312fd2299e6SAntonio Nino Diaz return NULL; 313fd2299e6SAntonio Nino Diaz } 314fd2299e6SAntonio Nino Diaz 315fd2299e6SAntonio Nino Diaz 316fd2299e6SAntonio Nino Diaz static int get_mem_attributes_internal(const xlat_ctx_t *ctx, uintptr_t base_va, 317fd2299e6SAntonio Nino Diaz uint32_t *attributes, uint64_t **table_entry, 318*e7b9886cSAntonio Nino Diaz unsigned long long *addr_pa, unsigned int *table_level) 319fd2299e6SAntonio Nino Diaz { 320fd2299e6SAntonio Nino Diaz uint64_t *entry; 321fd2299e6SAntonio Nino Diaz uint64_t desc; 322*e7b9886cSAntonio Nino Diaz unsigned int level; 323fd2299e6SAntonio Nino Diaz unsigned long long virt_addr_space_size; 324fd2299e6SAntonio Nino Diaz 325fd2299e6SAntonio Nino Diaz /* 326fd2299e6SAntonio Nino Diaz * Sanity-check arguments. 327fd2299e6SAntonio Nino Diaz */ 328fd2299e6SAntonio Nino Diaz assert(ctx != NULL); 329*e7b9886cSAntonio Nino Diaz assert(ctx->initialized != 0); 330*e7b9886cSAntonio Nino Diaz assert((ctx->xlat_regime == EL1_EL0_REGIME) || 331*e7b9886cSAntonio Nino Diaz (ctx->xlat_regime == EL3_REGIME)); 332fd2299e6SAntonio Nino Diaz 333*e7b9886cSAntonio Nino Diaz virt_addr_space_size = (unsigned long long)ctx->va_max_address + 1ULL; 334*e7b9886cSAntonio Nino Diaz assert(virt_addr_space_size > 0U); 335fd2299e6SAntonio Nino Diaz 336fd2299e6SAntonio Nino Diaz entry = find_xlat_table_entry(base_va, 337fd2299e6SAntonio Nino Diaz ctx->base_table, 338fd2299e6SAntonio Nino Diaz ctx->base_table_entries, 339fd2299e6SAntonio Nino Diaz virt_addr_space_size, 340fd2299e6SAntonio Nino Diaz &level); 341fd2299e6SAntonio Nino Diaz if (entry == NULL) { 342*e7b9886cSAntonio Nino Diaz WARN("Address 0x%lx is not mapped.\n", base_va); 343fd2299e6SAntonio Nino Diaz return -EINVAL; 344fd2299e6SAntonio Nino Diaz } 345fd2299e6SAntonio Nino Diaz 346fd2299e6SAntonio Nino Diaz if (addr_pa != NULL) { 347fd2299e6SAntonio Nino Diaz *addr_pa = *entry & TABLE_ADDR_MASK; 348fd2299e6SAntonio Nino Diaz } 349fd2299e6SAntonio Nino Diaz 350fd2299e6SAntonio Nino Diaz if (table_entry != NULL) { 351fd2299e6SAntonio Nino Diaz *table_entry = entry; 352fd2299e6SAntonio Nino Diaz } 353fd2299e6SAntonio Nino Diaz 354fd2299e6SAntonio Nino Diaz if (table_level != NULL) { 355fd2299e6SAntonio Nino Diaz *table_level = level; 356fd2299e6SAntonio Nino Diaz } 357fd2299e6SAntonio Nino Diaz 358fd2299e6SAntonio Nino Diaz desc = *entry; 359fd2299e6SAntonio Nino Diaz 360fd2299e6SAntonio Nino Diaz #if LOG_LEVEL >= LOG_LEVEL_VERBOSE 361fd2299e6SAntonio Nino Diaz VERBOSE("Attributes: "); 362fd2299e6SAntonio Nino Diaz xlat_desc_print(ctx, desc); 363fd2299e6SAntonio Nino Diaz tf_printf("\n"); 364fd2299e6SAntonio Nino Diaz #endif /* LOG_LEVEL >= LOG_LEVEL_VERBOSE */ 365fd2299e6SAntonio Nino Diaz 366fd2299e6SAntonio Nino Diaz assert(attributes != NULL); 367*e7b9886cSAntonio Nino Diaz *attributes = 0U; 368fd2299e6SAntonio Nino Diaz 369*e7b9886cSAntonio Nino Diaz uint64_t attr_index = (desc >> ATTR_INDEX_SHIFT) & ATTR_INDEX_MASK; 370fd2299e6SAntonio Nino Diaz 371fd2299e6SAntonio Nino Diaz if (attr_index == ATTR_IWBWA_OWBWA_NTR_INDEX) { 372fd2299e6SAntonio Nino Diaz *attributes |= MT_MEMORY; 373fd2299e6SAntonio Nino Diaz } else if (attr_index == ATTR_NON_CACHEABLE_INDEX) { 374fd2299e6SAntonio Nino Diaz *attributes |= MT_NON_CACHEABLE; 375fd2299e6SAntonio Nino Diaz } else { 376fd2299e6SAntonio Nino Diaz assert(attr_index == ATTR_DEVICE_INDEX); 377fd2299e6SAntonio Nino Diaz *attributes |= MT_DEVICE; 378fd2299e6SAntonio Nino Diaz } 379fd2299e6SAntonio Nino Diaz 380*e7b9886cSAntonio Nino Diaz uint64_t ap2_bit = (desc >> AP2_SHIFT) & 1U; 381fd2299e6SAntonio Nino Diaz 382fd2299e6SAntonio Nino Diaz if (ap2_bit == AP2_RW) 383fd2299e6SAntonio Nino Diaz *attributes |= MT_RW; 384fd2299e6SAntonio Nino Diaz 385fd2299e6SAntonio Nino Diaz if (ctx->xlat_regime == EL1_EL0_REGIME) { 386*e7b9886cSAntonio Nino Diaz uint64_t ap1_bit = (desc >> AP1_SHIFT) & 1U; 387*e7b9886cSAntonio Nino Diaz 388fd2299e6SAntonio Nino Diaz if (ap1_bit == AP1_ACCESS_UNPRIVILEGED) 389fd2299e6SAntonio Nino Diaz *attributes |= MT_USER; 390fd2299e6SAntonio Nino Diaz } 391fd2299e6SAntonio Nino Diaz 392*e7b9886cSAntonio Nino Diaz uint64_t ns_bit = (desc >> NS_SHIFT) & 1U; 393fd2299e6SAntonio Nino Diaz 394*e7b9886cSAntonio Nino Diaz if (ns_bit == 1U) 395fd2299e6SAntonio Nino Diaz *attributes |= MT_NS; 396fd2299e6SAntonio Nino Diaz 397fd2299e6SAntonio Nino Diaz uint64_t xn_mask = xlat_arch_regime_get_xn_desc(ctx->xlat_regime); 398fd2299e6SAntonio Nino Diaz 399fd2299e6SAntonio Nino Diaz if ((desc & xn_mask) == xn_mask) { 400fd2299e6SAntonio Nino Diaz *attributes |= MT_EXECUTE_NEVER; 401fd2299e6SAntonio Nino Diaz } else { 402*e7b9886cSAntonio Nino Diaz assert((desc & xn_mask) == 0U); 403fd2299e6SAntonio Nino Diaz } 404fd2299e6SAntonio Nino Diaz 405fd2299e6SAntonio Nino Diaz return 0; 406fd2299e6SAntonio Nino Diaz } 407fd2299e6SAntonio Nino Diaz 408fd2299e6SAntonio Nino Diaz 409fd2299e6SAntonio Nino Diaz int get_mem_attributes(const xlat_ctx_t *ctx, uintptr_t base_va, 410fd2299e6SAntonio Nino Diaz uint32_t *attributes) 411fd2299e6SAntonio Nino Diaz { 412fd2299e6SAntonio Nino Diaz return get_mem_attributes_internal(ctx, base_va, attributes, 413fd2299e6SAntonio Nino Diaz NULL, NULL, NULL); 414fd2299e6SAntonio Nino Diaz } 415fd2299e6SAntonio Nino Diaz 416fd2299e6SAntonio Nino Diaz 417*e7b9886cSAntonio Nino Diaz int change_mem_attributes(const xlat_ctx_t *ctx, 418fd2299e6SAntonio Nino Diaz uintptr_t base_va, 419fd2299e6SAntonio Nino Diaz size_t size, 420fd2299e6SAntonio Nino Diaz uint32_t attr) 421fd2299e6SAntonio Nino Diaz { 422fd2299e6SAntonio Nino Diaz /* Note: This implementation isn't optimized. */ 423fd2299e6SAntonio Nino Diaz 424fd2299e6SAntonio Nino Diaz assert(ctx != NULL); 425*e7b9886cSAntonio Nino Diaz assert(ctx->initialized != 0); 426fd2299e6SAntonio Nino Diaz 427fd2299e6SAntonio Nino Diaz unsigned long long virt_addr_space_size = 428*e7b9886cSAntonio Nino Diaz (unsigned long long)ctx->va_max_address + 1U; 429*e7b9886cSAntonio Nino Diaz assert(virt_addr_space_size > 0U); 430fd2299e6SAntonio Nino Diaz 431fd2299e6SAntonio Nino Diaz if (!IS_PAGE_ALIGNED(base_va)) { 432*e7b9886cSAntonio Nino Diaz WARN("%s: Address 0x%lx is not aligned on a page boundary.\n", 433*e7b9886cSAntonio Nino Diaz __func__, base_va); 434fd2299e6SAntonio Nino Diaz return -EINVAL; 435fd2299e6SAntonio Nino Diaz } 436fd2299e6SAntonio Nino Diaz 437*e7b9886cSAntonio Nino Diaz if (size == 0U) { 438fd2299e6SAntonio Nino Diaz WARN("%s: Size is 0.\n", __func__); 439fd2299e6SAntonio Nino Diaz return -EINVAL; 440fd2299e6SAntonio Nino Diaz } 441fd2299e6SAntonio Nino Diaz 442*e7b9886cSAntonio Nino Diaz if ((size % PAGE_SIZE) != 0U) { 443fd2299e6SAntonio Nino Diaz WARN("%s: Size 0x%zx is not a multiple of a page size.\n", 444fd2299e6SAntonio Nino Diaz __func__, size); 445fd2299e6SAntonio Nino Diaz return -EINVAL; 446fd2299e6SAntonio Nino Diaz } 447fd2299e6SAntonio Nino Diaz 448*e7b9886cSAntonio Nino Diaz if (((attr & MT_EXECUTE_NEVER) == 0U) && ((attr & MT_RW) != 0U)) { 4496a086061SAntonio Nino Diaz WARN("%s: Mapping memory as read-write and executable not allowed.\n", 450fd2299e6SAntonio Nino Diaz __func__); 451fd2299e6SAntonio Nino Diaz return -EINVAL; 452fd2299e6SAntonio Nino Diaz } 453fd2299e6SAntonio Nino Diaz 454*e7b9886cSAntonio Nino Diaz size_t pages_count = size / PAGE_SIZE; 455fd2299e6SAntonio Nino Diaz 456*e7b9886cSAntonio Nino Diaz VERBOSE("Changing memory attributes of %zu pages starting from address 0x%lx...\n", 457*e7b9886cSAntonio Nino Diaz pages_count, base_va); 458fd2299e6SAntonio Nino Diaz 459fd2299e6SAntonio Nino Diaz uintptr_t base_va_original = base_va; 460fd2299e6SAntonio Nino Diaz 461fd2299e6SAntonio Nino Diaz /* 462fd2299e6SAntonio Nino Diaz * Sanity checks. 463fd2299e6SAntonio Nino Diaz */ 464*e7b9886cSAntonio Nino Diaz for (size_t i = 0U; i < pages_count; ++i) { 465*e7b9886cSAntonio Nino Diaz const uint64_t *entry; 466*e7b9886cSAntonio Nino Diaz uint64_t desc, attr_index; 467*e7b9886cSAntonio Nino Diaz unsigned int level; 468fd2299e6SAntonio Nino Diaz 469fd2299e6SAntonio Nino Diaz entry = find_xlat_table_entry(base_va, 470fd2299e6SAntonio Nino Diaz ctx->base_table, 471fd2299e6SAntonio Nino Diaz ctx->base_table_entries, 472fd2299e6SAntonio Nino Diaz virt_addr_space_size, 473fd2299e6SAntonio Nino Diaz &level); 474fd2299e6SAntonio Nino Diaz if (entry == NULL) { 475*e7b9886cSAntonio Nino Diaz WARN("Address 0x%lx is not mapped.\n", base_va); 476fd2299e6SAntonio Nino Diaz return -EINVAL; 477fd2299e6SAntonio Nino Diaz } 478fd2299e6SAntonio Nino Diaz 479fd2299e6SAntonio Nino Diaz desc = *entry; 480fd2299e6SAntonio Nino Diaz 481fd2299e6SAntonio Nino Diaz /* 482fd2299e6SAntonio Nino Diaz * Check that all the required pages are mapped at page 483fd2299e6SAntonio Nino Diaz * granularity. 484fd2299e6SAntonio Nino Diaz */ 485fd2299e6SAntonio Nino Diaz if (((desc & DESC_MASK) != PAGE_DESC) || 486fd2299e6SAntonio Nino Diaz (level != XLAT_TABLE_LEVEL_MAX)) { 487*e7b9886cSAntonio Nino Diaz WARN("Address 0x%lx is not mapped at the right granularity.\n", 488*e7b9886cSAntonio Nino Diaz base_va); 489fd2299e6SAntonio Nino Diaz WARN("Granularity is 0x%llx, should be 0x%x.\n", 490fd2299e6SAntonio Nino Diaz (unsigned long long)XLAT_BLOCK_SIZE(level), PAGE_SIZE); 491fd2299e6SAntonio Nino Diaz return -EINVAL; 492fd2299e6SAntonio Nino Diaz } 493fd2299e6SAntonio Nino Diaz 494fd2299e6SAntonio Nino Diaz /* 495fd2299e6SAntonio Nino Diaz * If the region type is device, it shouldn't be executable. 496fd2299e6SAntonio Nino Diaz */ 497*e7b9886cSAntonio Nino Diaz attr_index = (desc >> ATTR_INDEX_SHIFT) & ATTR_INDEX_MASK; 498fd2299e6SAntonio Nino Diaz if (attr_index == ATTR_DEVICE_INDEX) { 499*e7b9886cSAntonio Nino Diaz if ((attr & MT_EXECUTE_NEVER) == 0U) { 500*e7b9886cSAntonio Nino Diaz WARN("Setting device memory as executable at address 0x%lx.", 501*e7b9886cSAntonio Nino Diaz base_va); 502fd2299e6SAntonio Nino Diaz return -EINVAL; 503fd2299e6SAntonio Nino Diaz } 504fd2299e6SAntonio Nino Diaz } 505fd2299e6SAntonio Nino Diaz 506fd2299e6SAntonio Nino Diaz base_va += PAGE_SIZE; 507fd2299e6SAntonio Nino Diaz } 508fd2299e6SAntonio Nino Diaz 509fd2299e6SAntonio Nino Diaz /* Restore original value. */ 510fd2299e6SAntonio Nino Diaz base_va = base_va_original; 511fd2299e6SAntonio Nino Diaz 512*e7b9886cSAntonio Nino Diaz for (unsigned int i = 0U; i < pages_count; ++i) { 513fd2299e6SAntonio Nino Diaz 514*e7b9886cSAntonio Nino Diaz uint32_t old_attr = 0U, new_attr; 515*e7b9886cSAntonio Nino Diaz uint64_t *entry = NULL; 516*e7b9886cSAntonio Nino Diaz unsigned int level = 0U; 517*e7b9886cSAntonio Nino Diaz unsigned long long addr_pa = 0ULL; 518fd2299e6SAntonio Nino Diaz 519*e7b9886cSAntonio Nino Diaz (void) get_mem_attributes_internal(ctx, base_va, &old_attr, 520fd2299e6SAntonio Nino Diaz &entry, &addr_pa, &level); 521fd2299e6SAntonio Nino Diaz 522fd2299e6SAntonio Nino Diaz /* 523fd2299e6SAntonio Nino Diaz * From attr, only MT_RO/MT_RW, MT_EXECUTE/MT_EXECUTE_NEVER and 524fd2299e6SAntonio Nino Diaz * MT_USER/MT_PRIVILEGED are taken into account. Any other 525fd2299e6SAntonio Nino Diaz * information is ignored. 526fd2299e6SAntonio Nino Diaz */ 527fd2299e6SAntonio Nino Diaz 528fd2299e6SAntonio Nino Diaz /* Clean the old attributes so that they can be rebuilt. */ 529fd2299e6SAntonio Nino Diaz new_attr = old_attr & ~(MT_RW | MT_EXECUTE_NEVER | MT_USER); 530fd2299e6SAntonio Nino Diaz 531fd2299e6SAntonio Nino Diaz /* 532fd2299e6SAntonio Nino Diaz * Update attributes, but filter out the ones this function 533fd2299e6SAntonio Nino Diaz * isn't allowed to change. 534fd2299e6SAntonio Nino Diaz */ 535fd2299e6SAntonio Nino Diaz new_attr |= attr & (MT_RW | MT_EXECUTE_NEVER | MT_USER); 536fd2299e6SAntonio Nino Diaz 537fd2299e6SAntonio Nino Diaz /* 538fd2299e6SAntonio Nino Diaz * The break-before-make sequence requires writing an invalid 539fd2299e6SAntonio Nino Diaz * descriptor and making sure that the system sees the change 540fd2299e6SAntonio Nino Diaz * before writing the new descriptor. 541fd2299e6SAntonio Nino Diaz */ 542fd2299e6SAntonio Nino Diaz *entry = INVALID_DESC; 543fd2299e6SAntonio Nino Diaz 544fd2299e6SAntonio Nino Diaz /* Invalidate any cached copy of this mapping in the TLBs. */ 5458d164bc6SAntonio Nino Diaz xlat_arch_tlbi_va(base_va, ctx->xlat_regime); 546fd2299e6SAntonio Nino Diaz 547fd2299e6SAntonio Nino Diaz /* Ensure completion of the invalidation. */ 548fd2299e6SAntonio Nino Diaz xlat_arch_tlbi_va_sync(); 549fd2299e6SAntonio Nino Diaz 550fd2299e6SAntonio Nino Diaz /* Write new descriptor */ 551fd2299e6SAntonio Nino Diaz *entry = xlat_desc(ctx, new_attr, addr_pa, level); 552fd2299e6SAntonio Nino Diaz 553fd2299e6SAntonio Nino Diaz base_va += PAGE_SIZE; 554fd2299e6SAntonio Nino Diaz } 555fd2299e6SAntonio Nino Diaz 556fd2299e6SAntonio Nino Diaz /* Ensure that the last descriptor writen is seen by the system. */ 557fd2299e6SAntonio Nino Diaz dsbish(); 558fd2299e6SAntonio Nino Diaz 559fd2299e6SAntonio Nino Diaz return 0; 560fd2299e6SAntonio Nino Diaz } 561