1fd2299e6SAntonio Nino Diaz /* 2fd2299e6SAntonio Nino Diaz * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 3fd2299e6SAntonio Nino Diaz * 4fd2299e6SAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 5fd2299e6SAntonio Nino Diaz */ 6fd2299e6SAntonio Nino Diaz 7fd2299e6SAntonio Nino Diaz #include <arch_helpers.h> 8fd2299e6SAntonio Nino Diaz #include <assert.h> 9fd2299e6SAntonio Nino Diaz #include <debug.h> 10fd2299e6SAntonio Nino Diaz #include <errno.h> 11fd2299e6SAntonio Nino Diaz #include <platform_def.h> 12*5b395e37SAntonio Nino Diaz #include <stdbool.h> 13fd2299e6SAntonio Nino Diaz #include <types.h> 14fd2299e6SAntonio Nino Diaz #include <utils_def.h> 15fd2299e6SAntonio Nino Diaz #include <xlat_tables_defs.h> 16fd2299e6SAntonio Nino Diaz #include <xlat_tables_v2.h> 17fd2299e6SAntonio Nino Diaz 18fd2299e6SAntonio Nino Diaz #include "xlat_tables_private.h" 19fd2299e6SAntonio Nino Diaz 20fd2299e6SAntonio Nino Diaz #if LOG_LEVEL < LOG_LEVEL_VERBOSE 21fd2299e6SAntonio Nino Diaz 22e7b9886cSAntonio Nino Diaz void xlat_mmap_print(__unused const mmap_region_t *mmap) 23fd2299e6SAntonio Nino Diaz { 24fd2299e6SAntonio Nino Diaz /* Empty */ 25fd2299e6SAntonio Nino Diaz } 26fd2299e6SAntonio Nino Diaz 27fd2299e6SAntonio Nino Diaz void xlat_tables_print(__unused xlat_ctx_t *ctx) 28fd2299e6SAntonio Nino Diaz { 29fd2299e6SAntonio Nino Diaz /* Empty */ 30fd2299e6SAntonio Nino Diaz } 31fd2299e6SAntonio Nino Diaz 32fd2299e6SAntonio Nino Diaz #else /* if LOG_LEVEL >= LOG_LEVEL_VERBOSE */ 33fd2299e6SAntonio Nino Diaz 34e7b9886cSAntonio Nino Diaz void xlat_mmap_print(const mmap_region_t *mmap) 35fd2299e6SAntonio Nino Diaz { 36fd2299e6SAntonio Nino Diaz tf_printf("mmap:\n"); 37fd2299e6SAntonio Nino Diaz const mmap_region_t *mm = mmap; 38fd2299e6SAntonio Nino Diaz 39fd2299e6SAntonio Nino Diaz while (mm->size != 0U) { 40fd2299e6SAntonio Nino Diaz tf_printf(" VA:0x%lx PA:0x%llx size:0x%zx attr:0x%x " 41fd2299e6SAntonio Nino Diaz "granularity:0x%zx\n", mm->base_va, mm->base_pa, 42fd2299e6SAntonio Nino Diaz mm->size, mm->attr, mm->granularity); 43fd2299e6SAntonio Nino Diaz ++mm; 44fd2299e6SAntonio Nino Diaz }; 45fd2299e6SAntonio Nino Diaz tf_printf("\n"); 46fd2299e6SAntonio Nino Diaz } 47fd2299e6SAntonio Nino Diaz 48fd2299e6SAntonio Nino Diaz /* Print the attributes of the specified block descriptor. */ 49fd2299e6SAntonio Nino Diaz static void xlat_desc_print(const xlat_ctx_t *ctx, uint64_t desc) 50fd2299e6SAntonio Nino Diaz { 51e7b9886cSAntonio Nino Diaz uint64_t mem_type_index = ATTR_INDEX_GET(desc); 52fd2299e6SAntonio Nino Diaz int xlat_regime = ctx->xlat_regime; 53fd2299e6SAntonio Nino Diaz 54fd2299e6SAntonio Nino Diaz if (mem_type_index == ATTR_IWBWA_OWBWA_NTR_INDEX) { 55fd2299e6SAntonio Nino Diaz tf_printf("MEM"); 56fd2299e6SAntonio Nino Diaz } else if (mem_type_index == ATTR_NON_CACHEABLE_INDEX) { 57fd2299e6SAntonio Nino Diaz tf_printf("NC"); 58fd2299e6SAntonio Nino Diaz } else { 59fd2299e6SAntonio Nino Diaz assert(mem_type_index == ATTR_DEVICE_INDEX); 60fd2299e6SAntonio Nino Diaz tf_printf("DEV"); 61fd2299e6SAntonio Nino Diaz } 62fd2299e6SAntonio Nino Diaz 63fd2299e6SAntonio Nino Diaz if (xlat_regime == EL3_REGIME) { 64f9d58d17SAntonio Nino Diaz /* For EL3 only check the AP[2] and XN bits. */ 65e7b9886cSAntonio Nino Diaz tf_printf(((desc & LOWER_ATTRS(AP_RO)) != 0ULL) ? "-RO" : "-RW"); 66e7b9886cSAntonio Nino Diaz tf_printf(((desc & UPPER_ATTRS(XN)) != 0ULL) ? "-XN" : "-EXEC"); 67fd2299e6SAntonio Nino Diaz } else { 68f9d58d17SAntonio Nino Diaz assert(xlat_regime == EL1_EL0_REGIME); 69fd2299e6SAntonio Nino Diaz /* 70f9d58d17SAntonio Nino Diaz * For EL0 and EL1: 71f9d58d17SAntonio Nino Diaz * - In AArch64 PXN and UXN can be set independently but in 72f9d58d17SAntonio Nino Diaz * AArch32 there is no UXN (XN affects both privilege levels). 73f9d58d17SAntonio Nino Diaz * For consistency, we set them simultaneously in both cases. 74f9d58d17SAntonio Nino Diaz * - RO and RW permissions must be the same in EL1 and EL0. If 75f9d58d17SAntonio Nino Diaz * EL0 can access that memory region, so can EL1, with the 76f9d58d17SAntonio Nino Diaz * same permissions. 77fd2299e6SAntonio Nino Diaz */ 78f9d58d17SAntonio Nino Diaz #if ENABLE_ASSERTIONS 79f9d58d17SAntonio Nino Diaz uint64_t xn_mask = xlat_arch_regime_get_xn_desc(EL1_EL0_REGIME); 80f9d58d17SAntonio Nino Diaz uint64_t xn_perm = desc & xn_mask; 81fd2299e6SAntonio Nino Diaz 82f9d58d17SAntonio Nino Diaz assert((xn_perm == xn_mask) || (xn_perm == 0ULL)); 83f9d58d17SAntonio Nino Diaz #endif 84e7b9886cSAntonio Nino Diaz tf_printf(((desc & LOWER_ATTRS(AP_RO)) != 0ULL) ? "-RO" : "-RW"); 85f9d58d17SAntonio Nino Diaz /* Only check one of PXN and UXN, the other one is the same. */ 86e7b9886cSAntonio Nino Diaz tf_printf(((desc & UPPER_ATTRS(PXN)) != 0ULL) ? "-XN" : "-EXEC"); 87f9d58d17SAntonio Nino Diaz /* 88f9d58d17SAntonio Nino Diaz * Privileged regions can only be accessed from EL1, user 89f9d58d17SAntonio Nino Diaz * regions can be accessed from EL1 and EL0. 90f9d58d17SAntonio Nino Diaz */ 91e7b9886cSAntonio Nino Diaz tf_printf(((desc & LOWER_ATTRS(AP_ACCESS_UNPRIVILEGED)) != 0ULL) 92f9d58d17SAntonio Nino Diaz ? "-USER" : "-PRIV"); 93fd2299e6SAntonio Nino Diaz } 94fd2299e6SAntonio Nino Diaz 95e7b9886cSAntonio Nino Diaz tf_printf(((LOWER_ATTRS(NS) & desc) != 0ULL) ? "-NS" : "-S"); 96fd2299e6SAntonio Nino Diaz } 97fd2299e6SAntonio Nino Diaz 98fd2299e6SAntonio Nino Diaz static const char * const level_spacers[] = { 99fd2299e6SAntonio Nino Diaz "[LV0] ", 100fd2299e6SAntonio Nino Diaz " [LV1] ", 101fd2299e6SAntonio Nino Diaz " [LV2] ", 102fd2299e6SAntonio Nino Diaz " [LV3] " 103fd2299e6SAntonio Nino Diaz }; 104fd2299e6SAntonio Nino Diaz 105fd2299e6SAntonio Nino Diaz static const char *invalid_descriptors_ommited = 106fd2299e6SAntonio Nino Diaz "%s(%d invalid descriptors omitted)\n"; 107fd2299e6SAntonio Nino Diaz 108fd2299e6SAntonio Nino Diaz /* 109fd2299e6SAntonio Nino Diaz * Recursive function that reads the translation tables passed as an argument 110fd2299e6SAntonio Nino Diaz * and prints their status. 111fd2299e6SAntonio Nino Diaz */ 112e7b9886cSAntonio Nino Diaz static void xlat_tables_print_internal(xlat_ctx_t *ctx, uintptr_t table_base_va, 113e7b9886cSAntonio Nino Diaz const uint64_t *table_base, unsigned int table_entries, 114e7b9886cSAntonio Nino Diaz unsigned int level) 115fd2299e6SAntonio Nino Diaz { 116fd2299e6SAntonio Nino Diaz assert(level <= XLAT_TABLE_LEVEL_MAX); 117fd2299e6SAntonio Nino Diaz 118fd2299e6SAntonio Nino Diaz uint64_t desc; 119fd2299e6SAntonio Nino Diaz uintptr_t table_idx_va = table_base_va; 120e7b9886cSAntonio Nino Diaz unsigned int table_idx = 0U; 121fd2299e6SAntonio Nino Diaz size_t level_size = XLAT_BLOCK_SIZE(level); 122fd2299e6SAntonio Nino Diaz 123fd2299e6SAntonio Nino Diaz /* 124fd2299e6SAntonio Nino Diaz * Keep track of how many invalid descriptors are counted in a row. 125fd2299e6SAntonio Nino Diaz * Whenever multiple invalid descriptors are found, only the first one 126fd2299e6SAntonio Nino Diaz * is printed, and a line is added to inform about how many descriptors 127fd2299e6SAntonio Nino Diaz * have been omitted. 128fd2299e6SAntonio Nino Diaz */ 129fd2299e6SAntonio Nino Diaz int invalid_row_count = 0; 130fd2299e6SAntonio Nino Diaz 131fd2299e6SAntonio Nino Diaz while (table_idx < table_entries) { 132fd2299e6SAntonio Nino Diaz 133fd2299e6SAntonio Nino Diaz desc = table_base[table_idx]; 134fd2299e6SAntonio Nino Diaz 135fd2299e6SAntonio Nino Diaz if ((desc & DESC_MASK) == INVALID_DESC) { 136fd2299e6SAntonio Nino Diaz 137fd2299e6SAntonio Nino Diaz if (invalid_row_count == 0) { 138e7b9886cSAntonio Nino Diaz tf_printf("%sVA:0x%lx size:0x%zx\n", 139fd2299e6SAntonio Nino Diaz level_spacers[level], 140e7b9886cSAntonio Nino Diaz table_idx_va, level_size); 141fd2299e6SAntonio Nino Diaz } 142fd2299e6SAntonio Nino Diaz invalid_row_count++; 143fd2299e6SAntonio Nino Diaz 144fd2299e6SAntonio Nino Diaz } else { 145fd2299e6SAntonio Nino Diaz 146fd2299e6SAntonio Nino Diaz if (invalid_row_count > 1) { 147fd2299e6SAntonio Nino Diaz tf_printf(invalid_descriptors_ommited, 148fd2299e6SAntonio Nino Diaz level_spacers[level], 149fd2299e6SAntonio Nino Diaz invalid_row_count - 1); 150fd2299e6SAntonio Nino Diaz } 151fd2299e6SAntonio Nino Diaz invalid_row_count = 0; 152fd2299e6SAntonio Nino Diaz 153fd2299e6SAntonio Nino Diaz /* 154fd2299e6SAntonio Nino Diaz * Check if this is a table or a block. Tables are only 155fd2299e6SAntonio Nino Diaz * allowed in levels other than 3, but DESC_PAGE has the 156fd2299e6SAntonio Nino Diaz * same value as DESC_TABLE, so we need to check. 157fd2299e6SAntonio Nino Diaz */ 158fd2299e6SAntonio Nino Diaz if (((desc & DESC_MASK) == TABLE_DESC) && 159fd2299e6SAntonio Nino Diaz (level < XLAT_TABLE_LEVEL_MAX)) { 160fd2299e6SAntonio Nino Diaz /* 161fd2299e6SAntonio Nino Diaz * Do not print any PA for a table descriptor, 162fd2299e6SAntonio Nino Diaz * as it doesn't directly map physical memory 163fd2299e6SAntonio Nino Diaz * but instead points to the next translation 164fd2299e6SAntonio Nino Diaz * table in the translation table walk. 165fd2299e6SAntonio Nino Diaz */ 166e7b9886cSAntonio Nino Diaz tf_printf("%sVA:0x%lx size:0x%zx\n", 167fd2299e6SAntonio Nino Diaz level_spacers[level], 168e7b9886cSAntonio Nino Diaz table_idx_va, level_size); 169fd2299e6SAntonio Nino Diaz 170fd2299e6SAntonio Nino Diaz uintptr_t addr_inner = desc & TABLE_ADDR_MASK; 171fd2299e6SAntonio Nino Diaz 172fd2299e6SAntonio Nino Diaz xlat_tables_print_internal(ctx, table_idx_va, 173fd2299e6SAntonio Nino Diaz (uint64_t *)addr_inner, 174e7b9886cSAntonio Nino Diaz XLAT_TABLE_ENTRIES, level + 1U); 175fd2299e6SAntonio Nino Diaz } else { 176e7b9886cSAntonio Nino Diaz tf_printf("%sVA:0x%lx PA:0x%llx size:0x%zx ", 177fd2299e6SAntonio Nino Diaz level_spacers[level], 178e7b9886cSAntonio Nino Diaz table_idx_va, 179e7b9886cSAntonio Nino Diaz (uint64_t)(desc & TABLE_ADDR_MASK), 180fd2299e6SAntonio Nino Diaz level_size); 181fd2299e6SAntonio Nino Diaz xlat_desc_print(ctx, desc); 182fd2299e6SAntonio Nino Diaz tf_printf("\n"); 183fd2299e6SAntonio Nino Diaz } 184fd2299e6SAntonio Nino Diaz } 185fd2299e6SAntonio Nino Diaz 186fd2299e6SAntonio Nino Diaz table_idx++; 187fd2299e6SAntonio Nino Diaz table_idx_va += level_size; 188fd2299e6SAntonio Nino Diaz } 189fd2299e6SAntonio Nino Diaz 190fd2299e6SAntonio Nino Diaz if (invalid_row_count > 1) { 191fd2299e6SAntonio Nino Diaz tf_printf(invalid_descriptors_ommited, 192fd2299e6SAntonio Nino Diaz level_spacers[level], invalid_row_count - 1); 193fd2299e6SAntonio Nino Diaz } 194fd2299e6SAntonio Nino Diaz } 195fd2299e6SAntonio Nino Diaz 196fd2299e6SAntonio Nino Diaz void xlat_tables_print(xlat_ctx_t *ctx) 197fd2299e6SAntonio Nino Diaz { 198fd2299e6SAntonio Nino Diaz const char *xlat_regime_str; 199e7b9886cSAntonio Nino Diaz int used_page_tables; 200e7b9886cSAntonio Nino Diaz 201fd2299e6SAntonio Nino Diaz if (ctx->xlat_regime == EL1_EL0_REGIME) { 202fd2299e6SAntonio Nino Diaz xlat_regime_str = "1&0"; 203fd2299e6SAntonio Nino Diaz } else { 204fd2299e6SAntonio Nino Diaz assert(ctx->xlat_regime == EL3_REGIME); 205fd2299e6SAntonio Nino Diaz xlat_regime_str = "3"; 206fd2299e6SAntonio Nino Diaz } 207fd2299e6SAntonio Nino Diaz VERBOSE("Translation tables state:\n"); 208fd2299e6SAntonio Nino Diaz VERBOSE(" Xlat regime: EL%s\n", xlat_regime_str); 209fd2299e6SAntonio Nino Diaz VERBOSE(" Max allowed PA: 0x%llx\n", ctx->pa_max_address); 210e7b9886cSAntonio Nino Diaz VERBOSE(" Max allowed VA: 0x%lx\n", ctx->va_max_address); 211fd2299e6SAntonio Nino Diaz VERBOSE(" Max mapped PA: 0x%llx\n", ctx->max_pa); 212e7b9886cSAntonio Nino Diaz VERBOSE(" Max mapped VA: 0x%lx\n", ctx->max_va); 213fd2299e6SAntonio Nino Diaz 214e7b9886cSAntonio Nino Diaz VERBOSE(" Initial lookup level: %u\n", ctx->base_level); 215e7b9886cSAntonio Nino Diaz VERBOSE(" Entries @initial lookup level: %u\n", 216fd2299e6SAntonio Nino Diaz ctx->base_table_entries); 217fd2299e6SAntonio Nino Diaz 218fd2299e6SAntonio Nino Diaz #if PLAT_XLAT_TABLES_DYNAMIC 219fd2299e6SAntonio Nino Diaz used_page_tables = 0; 220e7b9886cSAntonio Nino Diaz for (int i = 0; i < ctx->tables_num; ++i) { 221fd2299e6SAntonio Nino Diaz if (ctx->tables_mapped_regions[i] != 0) 222fd2299e6SAntonio Nino Diaz ++used_page_tables; 223fd2299e6SAntonio Nino Diaz } 224fd2299e6SAntonio Nino Diaz #else 225fd2299e6SAntonio Nino Diaz used_page_tables = ctx->next_table; 226fd2299e6SAntonio Nino Diaz #endif 227e7b9886cSAntonio Nino Diaz VERBOSE(" Used %d sub-tables out of %d (spare: %d)\n", 228fd2299e6SAntonio Nino Diaz used_page_tables, ctx->tables_num, 229fd2299e6SAntonio Nino Diaz ctx->tables_num - used_page_tables); 230fd2299e6SAntonio Nino Diaz 231e7b9886cSAntonio Nino Diaz xlat_tables_print_internal(ctx, 0U, ctx->base_table, 232fd2299e6SAntonio Nino Diaz ctx->base_table_entries, ctx->base_level); 233fd2299e6SAntonio Nino Diaz } 234fd2299e6SAntonio Nino Diaz 235fd2299e6SAntonio Nino Diaz #endif /* LOG_LEVEL >= LOG_LEVEL_VERBOSE */ 236fd2299e6SAntonio Nino Diaz 237fd2299e6SAntonio Nino Diaz /* 238fd2299e6SAntonio Nino Diaz * Do a translation table walk to find the block or page descriptor that maps 239fd2299e6SAntonio Nino Diaz * virtual_addr. 240fd2299e6SAntonio Nino Diaz * 241fd2299e6SAntonio Nino Diaz * On success, return the address of the descriptor within the translation 242fd2299e6SAntonio Nino Diaz * table. Its lookup level is stored in '*out_level'. 243fd2299e6SAntonio Nino Diaz * On error, return NULL. 244fd2299e6SAntonio Nino Diaz * 245fd2299e6SAntonio Nino Diaz * xlat_table_base 246fd2299e6SAntonio Nino Diaz * Base address for the initial lookup level. 247fd2299e6SAntonio Nino Diaz * xlat_table_base_entries 248fd2299e6SAntonio Nino Diaz * Number of entries in the translation table for the initial lookup level. 249fd2299e6SAntonio Nino Diaz * virt_addr_space_size 250fd2299e6SAntonio Nino Diaz * Size in bytes of the virtual address space. 251fd2299e6SAntonio Nino Diaz */ 252fd2299e6SAntonio Nino Diaz static uint64_t *find_xlat_table_entry(uintptr_t virtual_addr, 253fd2299e6SAntonio Nino Diaz void *xlat_table_base, 254e7b9886cSAntonio Nino Diaz unsigned int xlat_table_base_entries, 255fd2299e6SAntonio Nino Diaz unsigned long long virt_addr_space_size, 256e7b9886cSAntonio Nino Diaz unsigned int *out_level) 257fd2299e6SAntonio Nino Diaz { 258fd2299e6SAntonio Nino Diaz unsigned int start_level; 259fd2299e6SAntonio Nino Diaz uint64_t *table; 260e7b9886cSAntonio Nino Diaz unsigned int entries; 261fd2299e6SAntonio Nino Diaz 262fd2299e6SAntonio Nino Diaz start_level = GET_XLAT_TABLE_LEVEL_BASE(virt_addr_space_size); 263fd2299e6SAntonio Nino Diaz 264fd2299e6SAntonio Nino Diaz table = xlat_table_base; 265fd2299e6SAntonio Nino Diaz entries = xlat_table_base_entries; 266fd2299e6SAntonio Nino Diaz 267fd2299e6SAntonio Nino Diaz for (unsigned int level = start_level; 268fd2299e6SAntonio Nino Diaz level <= XLAT_TABLE_LEVEL_MAX; 269fd2299e6SAntonio Nino Diaz ++level) { 270e7b9886cSAntonio Nino Diaz uint64_t idx, desc, desc_type; 271fd2299e6SAntonio Nino Diaz 272fd2299e6SAntonio Nino Diaz idx = XLAT_TABLE_IDX(virtual_addr, level); 273fd2299e6SAntonio Nino Diaz if (idx >= entries) { 2746a086061SAntonio Nino Diaz WARN("Missing xlat table entry at address 0x%lx\n", 2756a086061SAntonio Nino Diaz virtual_addr); 276fd2299e6SAntonio Nino Diaz return NULL; 277fd2299e6SAntonio Nino Diaz } 278fd2299e6SAntonio Nino Diaz 279fd2299e6SAntonio Nino Diaz desc = table[idx]; 280fd2299e6SAntonio Nino Diaz desc_type = desc & DESC_MASK; 281fd2299e6SAntonio Nino Diaz 282fd2299e6SAntonio Nino Diaz if (desc_type == INVALID_DESC) { 283fd2299e6SAntonio Nino Diaz VERBOSE("Invalid entry (memory not mapped)\n"); 284fd2299e6SAntonio Nino Diaz return NULL; 285fd2299e6SAntonio Nino Diaz } 286fd2299e6SAntonio Nino Diaz 287fd2299e6SAntonio Nino Diaz if (level == XLAT_TABLE_LEVEL_MAX) { 288fd2299e6SAntonio Nino Diaz /* 2896a086061SAntonio Nino Diaz * Only page descriptors allowed at the final lookup 290fd2299e6SAntonio Nino Diaz * level. 291fd2299e6SAntonio Nino Diaz */ 292fd2299e6SAntonio Nino Diaz assert(desc_type == PAGE_DESC); 293fd2299e6SAntonio Nino Diaz *out_level = level; 294fd2299e6SAntonio Nino Diaz return &table[idx]; 295fd2299e6SAntonio Nino Diaz } 296fd2299e6SAntonio Nino Diaz 297fd2299e6SAntonio Nino Diaz if (desc_type == BLOCK_DESC) { 298fd2299e6SAntonio Nino Diaz *out_level = level; 299fd2299e6SAntonio Nino Diaz return &table[idx]; 300fd2299e6SAntonio Nino Diaz } 301fd2299e6SAntonio Nino Diaz 302fd2299e6SAntonio Nino Diaz assert(desc_type == TABLE_DESC); 303fd2299e6SAntonio Nino Diaz table = (uint64_t *)(uintptr_t)(desc & TABLE_ADDR_MASK); 304fd2299e6SAntonio Nino Diaz entries = XLAT_TABLE_ENTRIES; 305fd2299e6SAntonio Nino Diaz } 306fd2299e6SAntonio Nino Diaz 307fd2299e6SAntonio Nino Diaz /* 308fd2299e6SAntonio Nino Diaz * This shouldn't be reached, the translation table walk should end at 309fd2299e6SAntonio Nino Diaz * most at level XLAT_TABLE_LEVEL_MAX and return from inside the loop. 310fd2299e6SAntonio Nino Diaz */ 311*5b395e37SAntonio Nino Diaz assert(false); 312fd2299e6SAntonio Nino Diaz 313fd2299e6SAntonio Nino Diaz return NULL; 314fd2299e6SAntonio Nino Diaz } 315fd2299e6SAntonio Nino Diaz 316fd2299e6SAntonio Nino Diaz 317fd2299e6SAntonio Nino Diaz static int get_mem_attributes_internal(const xlat_ctx_t *ctx, uintptr_t base_va, 318fd2299e6SAntonio Nino Diaz uint32_t *attributes, uint64_t **table_entry, 319e7b9886cSAntonio Nino Diaz unsigned long long *addr_pa, unsigned int *table_level) 320fd2299e6SAntonio Nino Diaz { 321fd2299e6SAntonio Nino Diaz uint64_t *entry; 322fd2299e6SAntonio Nino Diaz uint64_t desc; 323e7b9886cSAntonio Nino Diaz unsigned int level; 324fd2299e6SAntonio Nino Diaz unsigned long long virt_addr_space_size; 325fd2299e6SAntonio Nino Diaz 326fd2299e6SAntonio Nino Diaz /* 327fd2299e6SAntonio Nino Diaz * Sanity-check arguments. 328fd2299e6SAntonio Nino Diaz */ 329fd2299e6SAntonio Nino Diaz assert(ctx != NULL); 330*5b395e37SAntonio Nino Diaz assert(ctx->initialized); 331e7b9886cSAntonio Nino Diaz assert((ctx->xlat_regime == EL1_EL0_REGIME) || 332e7b9886cSAntonio Nino Diaz (ctx->xlat_regime == EL3_REGIME)); 333fd2299e6SAntonio Nino Diaz 334e7b9886cSAntonio Nino Diaz virt_addr_space_size = (unsigned long long)ctx->va_max_address + 1ULL; 335e7b9886cSAntonio Nino Diaz assert(virt_addr_space_size > 0U); 336fd2299e6SAntonio Nino Diaz 337fd2299e6SAntonio Nino Diaz entry = find_xlat_table_entry(base_va, 338fd2299e6SAntonio Nino Diaz ctx->base_table, 339fd2299e6SAntonio Nino Diaz ctx->base_table_entries, 340fd2299e6SAntonio Nino Diaz virt_addr_space_size, 341fd2299e6SAntonio Nino Diaz &level); 342fd2299e6SAntonio Nino Diaz if (entry == NULL) { 343e7b9886cSAntonio Nino Diaz WARN("Address 0x%lx is not mapped.\n", base_va); 344fd2299e6SAntonio Nino Diaz return -EINVAL; 345fd2299e6SAntonio Nino Diaz } 346fd2299e6SAntonio Nino Diaz 347fd2299e6SAntonio Nino Diaz if (addr_pa != NULL) { 348fd2299e6SAntonio Nino Diaz *addr_pa = *entry & TABLE_ADDR_MASK; 349fd2299e6SAntonio Nino Diaz } 350fd2299e6SAntonio Nino Diaz 351fd2299e6SAntonio Nino Diaz if (table_entry != NULL) { 352fd2299e6SAntonio Nino Diaz *table_entry = entry; 353fd2299e6SAntonio Nino Diaz } 354fd2299e6SAntonio Nino Diaz 355fd2299e6SAntonio Nino Diaz if (table_level != NULL) { 356fd2299e6SAntonio Nino Diaz *table_level = level; 357fd2299e6SAntonio Nino Diaz } 358fd2299e6SAntonio Nino Diaz 359fd2299e6SAntonio Nino Diaz desc = *entry; 360fd2299e6SAntonio Nino Diaz 361fd2299e6SAntonio Nino Diaz #if LOG_LEVEL >= LOG_LEVEL_VERBOSE 362fd2299e6SAntonio Nino Diaz VERBOSE("Attributes: "); 363fd2299e6SAntonio Nino Diaz xlat_desc_print(ctx, desc); 364fd2299e6SAntonio Nino Diaz tf_printf("\n"); 365fd2299e6SAntonio Nino Diaz #endif /* LOG_LEVEL >= LOG_LEVEL_VERBOSE */ 366fd2299e6SAntonio Nino Diaz 367fd2299e6SAntonio Nino Diaz assert(attributes != NULL); 368e7b9886cSAntonio Nino Diaz *attributes = 0U; 369fd2299e6SAntonio Nino Diaz 370e7b9886cSAntonio Nino Diaz uint64_t attr_index = (desc >> ATTR_INDEX_SHIFT) & ATTR_INDEX_MASK; 371fd2299e6SAntonio Nino Diaz 372fd2299e6SAntonio Nino Diaz if (attr_index == ATTR_IWBWA_OWBWA_NTR_INDEX) { 373fd2299e6SAntonio Nino Diaz *attributes |= MT_MEMORY; 374fd2299e6SAntonio Nino Diaz } else if (attr_index == ATTR_NON_CACHEABLE_INDEX) { 375fd2299e6SAntonio Nino Diaz *attributes |= MT_NON_CACHEABLE; 376fd2299e6SAntonio Nino Diaz } else { 377fd2299e6SAntonio Nino Diaz assert(attr_index == ATTR_DEVICE_INDEX); 378fd2299e6SAntonio Nino Diaz *attributes |= MT_DEVICE; 379fd2299e6SAntonio Nino Diaz } 380fd2299e6SAntonio Nino Diaz 381e7b9886cSAntonio Nino Diaz uint64_t ap2_bit = (desc >> AP2_SHIFT) & 1U; 382fd2299e6SAntonio Nino Diaz 383fd2299e6SAntonio Nino Diaz if (ap2_bit == AP2_RW) 384fd2299e6SAntonio Nino Diaz *attributes |= MT_RW; 385fd2299e6SAntonio Nino Diaz 386fd2299e6SAntonio Nino Diaz if (ctx->xlat_regime == EL1_EL0_REGIME) { 387e7b9886cSAntonio Nino Diaz uint64_t ap1_bit = (desc >> AP1_SHIFT) & 1U; 388e7b9886cSAntonio Nino Diaz 389fd2299e6SAntonio Nino Diaz if (ap1_bit == AP1_ACCESS_UNPRIVILEGED) 390fd2299e6SAntonio Nino Diaz *attributes |= MT_USER; 391fd2299e6SAntonio Nino Diaz } 392fd2299e6SAntonio Nino Diaz 393e7b9886cSAntonio Nino Diaz uint64_t ns_bit = (desc >> NS_SHIFT) & 1U; 394fd2299e6SAntonio Nino Diaz 395e7b9886cSAntonio Nino Diaz if (ns_bit == 1U) 396fd2299e6SAntonio Nino Diaz *attributes |= MT_NS; 397fd2299e6SAntonio Nino Diaz 398fd2299e6SAntonio Nino Diaz uint64_t xn_mask = xlat_arch_regime_get_xn_desc(ctx->xlat_regime); 399fd2299e6SAntonio Nino Diaz 400fd2299e6SAntonio Nino Diaz if ((desc & xn_mask) == xn_mask) { 401fd2299e6SAntonio Nino Diaz *attributes |= MT_EXECUTE_NEVER; 402fd2299e6SAntonio Nino Diaz } else { 403e7b9886cSAntonio Nino Diaz assert((desc & xn_mask) == 0U); 404fd2299e6SAntonio Nino Diaz } 405fd2299e6SAntonio Nino Diaz 406fd2299e6SAntonio Nino Diaz return 0; 407fd2299e6SAntonio Nino Diaz } 408fd2299e6SAntonio Nino Diaz 409fd2299e6SAntonio Nino Diaz 410fd2299e6SAntonio Nino Diaz int get_mem_attributes(const xlat_ctx_t *ctx, uintptr_t base_va, 411fd2299e6SAntonio Nino Diaz uint32_t *attributes) 412fd2299e6SAntonio Nino Diaz { 413fd2299e6SAntonio Nino Diaz return get_mem_attributes_internal(ctx, base_va, attributes, 414fd2299e6SAntonio Nino Diaz NULL, NULL, NULL); 415fd2299e6SAntonio Nino Diaz } 416fd2299e6SAntonio Nino Diaz 417fd2299e6SAntonio Nino Diaz 418e7b9886cSAntonio Nino Diaz int change_mem_attributes(const xlat_ctx_t *ctx, 419fd2299e6SAntonio Nino Diaz uintptr_t base_va, 420fd2299e6SAntonio Nino Diaz size_t size, 421fd2299e6SAntonio Nino Diaz uint32_t attr) 422fd2299e6SAntonio Nino Diaz { 423fd2299e6SAntonio Nino Diaz /* Note: This implementation isn't optimized. */ 424fd2299e6SAntonio Nino Diaz 425fd2299e6SAntonio Nino Diaz assert(ctx != NULL); 426*5b395e37SAntonio Nino Diaz assert(ctx->initialized); 427fd2299e6SAntonio Nino Diaz 428fd2299e6SAntonio Nino Diaz unsigned long long virt_addr_space_size = 429e7b9886cSAntonio Nino Diaz (unsigned long long)ctx->va_max_address + 1U; 430e7b9886cSAntonio Nino Diaz assert(virt_addr_space_size > 0U); 431fd2299e6SAntonio Nino Diaz 432fd2299e6SAntonio Nino Diaz if (!IS_PAGE_ALIGNED(base_va)) { 433e7b9886cSAntonio Nino Diaz WARN("%s: Address 0x%lx is not aligned on a page boundary.\n", 434e7b9886cSAntonio Nino Diaz __func__, base_va); 435fd2299e6SAntonio Nino Diaz return -EINVAL; 436fd2299e6SAntonio Nino Diaz } 437fd2299e6SAntonio Nino Diaz 438e7b9886cSAntonio Nino Diaz if (size == 0U) { 439fd2299e6SAntonio Nino Diaz WARN("%s: Size is 0.\n", __func__); 440fd2299e6SAntonio Nino Diaz return -EINVAL; 441fd2299e6SAntonio Nino Diaz } 442fd2299e6SAntonio Nino Diaz 443e7b9886cSAntonio Nino Diaz if ((size % PAGE_SIZE) != 0U) { 444fd2299e6SAntonio Nino Diaz WARN("%s: Size 0x%zx is not a multiple of a page size.\n", 445fd2299e6SAntonio Nino Diaz __func__, size); 446fd2299e6SAntonio Nino Diaz return -EINVAL; 447fd2299e6SAntonio Nino Diaz } 448fd2299e6SAntonio Nino Diaz 449e7b9886cSAntonio Nino Diaz if (((attr & MT_EXECUTE_NEVER) == 0U) && ((attr & MT_RW) != 0U)) { 4506a086061SAntonio Nino Diaz WARN("%s: Mapping memory as read-write and executable not allowed.\n", 451fd2299e6SAntonio Nino Diaz __func__); 452fd2299e6SAntonio Nino Diaz return -EINVAL; 453fd2299e6SAntonio Nino Diaz } 454fd2299e6SAntonio Nino Diaz 455e7b9886cSAntonio Nino Diaz size_t pages_count = size / PAGE_SIZE; 456fd2299e6SAntonio Nino Diaz 457e7b9886cSAntonio Nino Diaz VERBOSE("Changing memory attributes of %zu pages starting from address 0x%lx...\n", 458e7b9886cSAntonio Nino Diaz pages_count, base_va); 459fd2299e6SAntonio Nino Diaz 460fd2299e6SAntonio Nino Diaz uintptr_t base_va_original = base_va; 461fd2299e6SAntonio Nino Diaz 462fd2299e6SAntonio Nino Diaz /* 463fd2299e6SAntonio Nino Diaz * Sanity checks. 464fd2299e6SAntonio Nino Diaz */ 465e7b9886cSAntonio Nino Diaz for (size_t i = 0U; i < pages_count; ++i) { 466e7b9886cSAntonio Nino Diaz const uint64_t *entry; 467e7b9886cSAntonio Nino Diaz uint64_t desc, attr_index; 468e7b9886cSAntonio Nino Diaz unsigned int level; 469fd2299e6SAntonio Nino Diaz 470fd2299e6SAntonio Nino Diaz entry = find_xlat_table_entry(base_va, 471fd2299e6SAntonio Nino Diaz ctx->base_table, 472fd2299e6SAntonio Nino Diaz ctx->base_table_entries, 473fd2299e6SAntonio Nino Diaz virt_addr_space_size, 474fd2299e6SAntonio Nino Diaz &level); 475fd2299e6SAntonio Nino Diaz if (entry == NULL) { 476e7b9886cSAntonio Nino Diaz WARN("Address 0x%lx is not mapped.\n", base_va); 477fd2299e6SAntonio Nino Diaz return -EINVAL; 478fd2299e6SAntonio Nino Diaz } 479fd2299e6SAntonio Nino Diaz 480fd2299e6SAntonio Nino Diaz desc = *entry; 481fd2299e6SAntonio Nino Diaz 482fd2299e6SAntonio Nino Diaz /* 483fd2299e6SAntonio Nino Diaz * Check that all the required pages are mapped at page 484fd2299e6SAntonio Nino Diaz * granularity. 485fd2299e6SAntonio Nino Diaz */ 486fd2299e6SAntonio Nino Diaz if (((desc & DESC_MASK) != PAGE_DESC) || 487fd2299e6SAntonio Nino Diaz (level != XLAT_TABLE_LEVEL_MAX)) { 488e7b9886cSAntonio Nino Diaz WARN("Address 0x%lx is not mapped at the right granularity.\n", 489e7b9886cSAntonio Nino Diaz base_va); 490fd2299e6SAntonio Nino Diaz WARN("Granularity is 0x%llx, should be 0x%x.\n", 491fd2299e6SAntonio Nino Diaz (unsigned long long)XLAT_BLOCK_SIZE(level), PAGE_SIZE); 492fd2299e6SAntonio Nino Diaz return -EINVAL; 493fd2299e6SAntonio Nino Diaz } 494fd2299e6SAntonio Nino Diaz 495fd2299e6SAntonio Nino Diaz /* 496fd2299e6SAntonio Nino Diaz * If the region type is device, it shouldn't be executable. 497fd2299e6SAntonio Nino Diaz */ 498e7b9886cSAntonio Nino Diaz attr_index = (desc >> ATTR_INDEX_SHIFT) & ATTR_INDEX_MASK; 499fd2299e6SAntonio Nino Diaz if (attr_index == ATTR_DEVICE_INDEX) { 500e7b9886cSAntonio Nino Diaz if ((attr & MT_EXECUTE_NEVER) == 0U) { 501e7b9886cSAntonio Nino Diaz WARN("Setting device memory as executable at address 0x%lx.", 502e7b9886cSAntonio Nino Diaz base_va); 503fd2299e6SAntonio Nino Diaz return -EINVAL; 504fd2299e6SAntonio Nino Diaz } 505fd2299e6SAntonio Nino Diaz } 506fd2299e6SAntonio Nino Diaz 507fd2299e6SAntonio Nino Diaz base_va += PAGE_SIZE; 508fd2299e6SAntonio Nino Diaz } 509fd2299e6SAntonio Nino Diaz 510fd2299e6SAntonio Nino Diaz /* Restore original value. */ 511fd2299e6SAntonio Nino Diaz base_va = base_va_original; 512fd2299e6SAntonio Nino Diaz 513e7b9886cSAntonio Nino Diaz for (unsigned int i = 0U; i < pages_count; ++i) { 514fd2299e6SAntonio Nino Diaz 515e7b9886cSAntonio Nino Diaz uint32_t old_attr = 0U, new_attr; 516e7b9886cSAntonio Nino Diaz uint64_t *entry = NULL; 517e7b9886cSAntonio Nino Diaz unsigned int level = 0U; 518e7b9886cSAntonio Nino Diaz unsigned long long addr_pa = 0ULL; 519fd2299e6SAntonio Nino Diaz 520e7b9886cSAntonio Nino Diaz (void) get_mem_attributes_internal(ctx, base_va, &old_attr, 521fd2299e6SAntonio Nino Diaz &entry, &addr_pa, &level); 522fd2299e6SAntonio Nino Diaz 523fd2299e6SAntonio Nino Diaz /* 524fd2299e6SAntonio Nino Diaz * From attr, only MT_RO/MT_RW, MT_EXECUTE/MT_EXECUTE_NEVER and 525fd2299e6SAntonio Nino Diaz * MT_USER/MT_PRIVILEGED are taken into account. Any other 526fd2299e6SAntonio Nino Diaz * information is ignored. 527fd2299e6SAntonio Nino Diaz */ 528fd2299e6SAntonio Nino Diaz 529fd2299e6SAntonio Nino Diaz /* Clean the old attributes so that they can be rebuilt. */ 530fd2299e6SAntonio Nino Diaz new_attr = old_attr & ~(MT_RW | MT_EXECUTE_NEVER | MT_USER); 531fd2299e6SAntonio Nino Diaz 532fd2299e6SAntonio Nino Diaz /* 533fd2299e6SAntonio Nino Diaz * Update attributes, but filter out the ones this function 534fd2299e6SAntonio Nino Diaz * isn't allowed to change. 535fd2299e6SAntonio Nino Diaz */ 536fd2299e6SAntonio Nino Diaz new_attr |= attr & (MT_RW | MT_EXECUTE_NEVER | MT_USER); 537fd2299e6SAntonio Nino Diaz 538fd2299e6SAntonio Nino Diaz /* 539fd2299e6SAntonio Nino Diaz * The break-before-make sequence requires writing an invalid 540fd2299e6SAntonio Nino Diaz * descriptor and making sure that the system sees the change 541fd2299e6SAntonio Nino Diaz * before writing the new descriptor. 542fd2299e6SAntonio Nino Diaz */ 543fd2299e6SAntonio Nino Diaz *entry = INVALID_DESC; 544fd2299e6SAntonio Nino Diaz 545fd2299e6SAntonio Nino Diaz /* Invalidate any cached copy of this mapping in the TLBs. */ 5468d164bc6SAntonio Nino Diaz xlat_arch_tlbi_va(base_va, ctx->xlat_regime); 547fd2299e6SAntonio Nino Diaz 548fd2299e6SAntonio Nino Diaz /* Ensure completion of the invalidation. */ 549fd2299e6SAntonio Nino Diaz xlat_arch_tlbi_va_sync(); 550fd2299e6SAntonio Nino Diaz 551fd2299e6SAntonio Nino Diaz /* Write new descriptor */ 552fd2299e6SAntonio Nino Diaz *entry = xlat_desc(ctx, new_attr, addr_pa, level); 553fd2299e6SAntonio Nino Diaz 554fd2299e6SAntonio Nino Diaz base_va += PAGE_SIZE; 555fd2299e6SAntonio Nino Diaz } 556fd2299e6SAntonio Nino Diaz 557fd2299e6SAntonio Nino Diaz /* Ensure that the last descriptor writen is seen by the system. */ 558fd2299e6SAntonio Nino Diaz dsbish(); 559fd2299e6SAntonio Nino Diaz 560fd2299e6SAntonio Nino Diaz return 0; 561fd2299e6SAntonio Nino Diaz } 562