1 /* 2 * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #include <arch.h> 8 #include <arch_helpers.h> 9 #include <assert.h> 10 #include <cassert.h> 11 #include <platform_def.h> 12 #include <utils.h> 13 #include <xlat_tables_v2.h> 14 #include "../xlat_tables_private.h" 15 16 #if ENABLE_ASSERTIONS 17 static unsigned long long xlat_arch_get_max_supported_pa(void) 18 { 19 /* Physical address space size for long descriptor format. */ 20 return (1ull << 40) - 1ull; 21 } 22 #endif /* ENABLE_ASSERTIONS*/ 23 24 int is_mmu_enabled(void) 25 { 26 return (read_sctlr() & SCTLR_M_BIT) != 0; 27 } 28 29 #if PLAT_XLAT_TABLES_DYNAMIC 30 31 void xlat_arch_tlbi_va(uintptr_t va) 32 { 33 /* 34 * Ensure the translation table write has drained into memory before 35 * invalidating the TLB entry. 36 */ 37 dsbishst(); 38 39 tlbimvaais(TLBI_ADDR(va)); 40 } 41 42 void xlat_arch_tlbi_va_sync(void) 43 { 44 /* Invalidate all entries from branch predictors. */ 45 bpiallis(); 46 47 /* 48 * A TLB maintenance instruction can complete at any time after 49 * it is issued, but is only guaranteed to be complete after the 50 * execution of DSB by the PE that executed the TLB maintenance 51 * instruction. After the TLB invalidate instruction is 52 * complete, no new memory accesses using the invalidated TLB 53 * entries will be observed by any observer of the system 54 * domain. See section D4.8.2 of the ARMv8 (issue k), paragraph 55 * "Ordering and completion of TLB maintenance instructions". 56 */ 57 dsbish(); 58 59 /* 60 * The effects of a completed TLB maintenance instruction are 61 * only guaranteed to be visible on the PE that executed the 62 * instruction after the execution of an ISB instruction by the 63 * PE that executed the TLB maintenance instruction. 64 */ 65 isb(); 66 } 67 68 #endif /* PLAT_XLAT_TABLES_DYNAMIC */ 69 70 int xlat_arch_current_el(void) 71 { 72 /* 73 * If EL3 is in AArch32 mode, all secure PL1 modes (Monitor, System, 74 * SVC, Abort, UND, IRQ and FIQ modes) execute at EL3. 75 */ 76 return 3; 77 } 78 79 uint64_t xlat_arch_get_xn_desc(int el __unused) 80 { 81 return UPPER_ATTRS(XN); 82 } 83 84 void init_xlat_tables_arch(unsigned long long max_pa) 85 { 86 assert((PLAT_PHY_ADDR_SPACE_SIZE - 1) <= 87 xlat_arch_get_max_supported_pa()); 88 } 89 90 /******************************************************************************* 91 * Function for enabling the MMU in Secure PL1, assuming that the 92 * page-tables have already been created. 93 ******************************************************************************/ 94 void enable_mmu_internal_secure(unsigned int flags, uint64_t *base_table) 95 96 { 97 u_register_t mair0, ttbcr, sctlr; 98 uint64_t ttbr0; 99 100 assert(IS_IN_SECURE()); 101 assert((read_sctlr() & SCTLR_M_BIT) == 0); 102 103 /* Invalidate TLBs at the current exception level */ 104 tlbiall(); 105 106 /* Set attributes in the right indices of the MAIR */ 107 mair0 = MAIR0_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX); 108 mair0 |= MAIR0_ATTR_SET(ATTR_IWBWA_OWBWA_NTR, 109 ATTR_IWBWA_OWBWA_NTR_INDEX); 110 mair0 |= MAIR0_ATTR_SET(ATTR_NON_CACHEABLE, 111 ATTR_NON_CACHEABLE_INDEX); 112 write_mair0(mair0); 113 114 /* 115 * Set TTBCR bits as well. Set TTBR0 table properties. Disable TTBR1. 116 */ 117 if (flags & XLAT_TABLE_NC) { 118 /* Inner & outer non-cacheable non-shareable. */ 119 ttbcr = TTBCR_EAE_BIT | 120 TTBCR_SH0_NON_SHAREABLE | TTBCR_RGN0_OUTER_NC | 121 TTBCR_RGN0_INNER_NC | 122 (32 - __builtin_ctzl((uintptr_t)PLAT_VIRT_ADDR_SPACE_SIZE)); 123 } else { 124 /* Inner & outer WBWA & shareable. */ 125 ttbcr = TTBCR_EAE_BIT | 126 TTBCR_SH0_INNER_SHAREABLE | TTBCR_RGN0_OUTER_WBA | 127 TTBCR_RGN0_INNER_WBA | 128 (32 - __builtin_ctzl((uintptr_t)PLAT_VIRT_ADDR_SPACE_SIZE)); 129 } 130 ttbcr |= TTBCR_EPD1_BIT; 131 write_ttbcr(ttbcr); 132 133 /* Set TTBR0 bits as well */ 134 ttbr0 = (uint64_t)(uintptr_t) base_table; 135 write64_ttbr0(ttbr0); 136 write64_ttbr1(0); 137 138 /* 139 * Ensure all translation table writes have drained 140 * into memory, the TLB invalidation is complete, 141 * and translation register writes are committed 142 * before enabling the MMU 143 */ 144 dsb(); 145 isb(); 146 147 sctlr = read_sctlr(); 148 sctlr |= SCTLR_WXN_BIT | SCTLR_M_BIT; 149 150 if (flags & DISABLE_DCACHE) 151 sctlr &= ~SCTLR_C_BIT; 152 else 153 sctlr |= SCTLR_C_BIT; 154 155 write_sctlr(sctlr); 156 157 /* Ensure the MMU enable takes effect immediately */ 158 isb(); 159 } 160 161 void enable_mmu_arch(unsigned int flags, uint64_t *base_table) 162 { 163 enable_mmu_internal_secure(flags, base_table); 164 } 165