xref: /rk3399_ARM-atf/lib/xlat_tables/aarch32/xlat_tables.c (revision 0044231d434997428b2a2de0088433779a2555bf)
1b2bca61dSSoby Mathew /*
2aa61368eSAntonio Nino Diaz  * Copyright (c) 2016-2017, ARM Limited and Contributors. All rights reserved.
3b2bca61dSSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b2bca61dSSoby Mathew  */
6b2bca61dSSoby Mathew 
7b2bca61dSSoby Mathew #include <arch.h>
8b2bca61dSSoby Mathew #include <arch_helpers.h>
9b2bca61dSSoby Mathew #include <assert.h>
10b2bca61dSSoby Mathew #include <platform_def.h>
11b2bca61dSSoby Mathew #include <utils.h>
128933c34bSSandrine Bailleux #include <xlat_tables_arch.h>
13b2bca61dSSoby Mathew #include <xlat_tables.h>
14b2bca61dSSoby Mathew #include "../xlat_tables_private.h"
15b2bca61dSSoby Mathew 
168933c34bSSandrine Bailleux #define XLAT_TABLE_LEVEL_BASE	\
178933c34bSSandrine Bailleux        GET_XLAT_TABLE_LEVEL_BASE(PLAT_VIRT_ADDR_SPACE_SIZE)
18b2bca61dSSoby Mathew 
190029624fSAntonio Nino Diaz #define NUM_BASE_LEVEL_ENTRIES	\
208933c34bSSandrine Bailleux        GET_NUM_BASE_LEVEL_ENTRIES(PLAT_VIRT_ADDR_SPACE_SIZE)
21e8719552SAntonio Nino Diaz 
22e8719552SAntonio Nino Diaz static uint64_t base_xlation_table[NUM_BASE_LEVEL_ENTRIES]
23e8719552SAntonio Nino Diaz 		__aligned(NUM_BASE_LEVEL_ENTRIES * sizeof(uint64_t));
24b2bca61dSSoby Mathew 
25aa61368eSAntonio Nino Diaz #if ENABLE_ASSERTIONS
260029624fSAntonio Nino Diaz static unsigned long long get_max_supported_pa(void)
270029624fSAntonio Nino Diaz {
280029624fSAntonio Nino Diaz 	/* Physical address space size for long descriptor format. */
290029624fSAntonio Nino Diaz 	return (1ULL << 40) - 1ULL;
300029624fSAntonio Nino Diaz }
31aa61368eSAntonio Nino Diaz #endif /* ENABLE_ASSERTIONS */
320029624fSAntonio Nino Diaz 
33a5640252SAntonio Nino Diaz int xlat_arch_current_el(void)
34a5640252SAntonio Nino Diaz {
35a5640252SAntonio Nino Diaz 	/*
36a5640252SAntonio Nino Diaz 	 * If EL3 is in AArch32 mode, all secure PL1 modes (Monitor, System,
37a5640252SAntonio Nino Diaz 	 * SVC, Abort, UND, IRQ and FIQ modes) execute at EL3.
38a5640252SAntonio Nino Diaz 	 */
39a5640252SAntonio Nino Diaz 	return 3;
40a5640252SAntonio Nino Diaz }
41a5640252SAntonio Nino Diaz 
42a5640252SAntonio Nino Diaz uint64_t xlat_arch_get_xn_desc(int el __unused)
43a5640252SAntonio Nino Diaz {
44a5640252SAntonio Nino Diaz 	return UPPER_ATTRS(XN);
45a5640252SAntonio Nino Diaz }
46a5640252SAntonio Nino Diaz 
47b2bca61dSSoby Mathew void init_xlat_tables(void)
48b2bca61dSSoby Mathew {
49b2bca61dSSoby Mathew 	unsigned long long max_pa;
50b2bca61dSSoby Mathew 	uintptr_t max_va;
51b2bca61dSSoby Mathew 	print_mmap();
52e8719552SAntonio Nino Diaz 	init_xlation_table(0, base_xlation_table, XLAT_TABLE_LEVEL_BASE,
53e8719552SAntonio Nino Diaz 						&max_va, &max_pa);
540029624fSAntonio Nino Diaz 
550029624fSAntonio Nino Diaz 	assert(max_va <= PLAT_VIRT_ADDR_SPACE_SIZE - 1);
560029624fSAntonio Nino Diaz 	assert(max_pa <= PLAT_PHY_ADDR_SPACE_SIZE - 1);
570029624fSAntonio Nino Diaz 	assert((PLAT_PHY_ADDR_SPACE_SIZE - 1) <= get_max_supported_pa());
58b2bca61dSSoby Mathew }
59b2bca61dSSoby Mathew 
60b2bca61dSSoby Mathew /*******************************************************************************
61b2bca61dSSoby Mathew  * Function for enabling the MMU in Secure PL1, assuming that the
62b2bca61dSSoby Mathew  * page-tables have already been created.
63b2bca61dSSoby Mathew  ******************************************************************************/
64b2bca61dSSoby Mathew void enable_mmu_secure(unsigned int flags)
65b2bca61dSSoby Mathew {
66b2bca61dSSoby Mathew 	unsigned int mair0, ttbcr, sctlr;
67b2bca61dSSoby Mathew 	uint64_t ttbr0;
68b2bca61dSSoby Mathew 
69b2bca61dSSoby Mathew 	assert(IS_IN_SECURE());
70b2bca61dSSoby Mathew 	assert((read_sctlr() & SCTLR_M_BIT) == 0);
71b2bca61dSSoby Mathew 
72b2bca61dSSoby Mathew 	/* Set attributes in the right indices of the MAIR */
73b2bca61dSSoby Mathew 	mair0 = MAIR0_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX);
74b2bca61dSSoby Mathew 	mair0 |= MAIR0_ATTR_SET(ATTR_IWBWA_OWBWA_NTR,
75b2bca61dSSoby Mathew 			ATTR_IWBWA_OWBWA_NTR_INDEX);
76b2bca61dSSoby Mathew 	mair0 |= MAIR0_ATTR_SET(ATTR_NON_CACHEABLE,
77b2bca61dSSoby Mathew 			ATTR_NON_CACHEABLE_INDEX);
78b2bca61dSSoby Mathew 	write_mair0(mair0);
79b2bca61dSSoby Mathew 
80b2bca61dSSoby Mathew 	/* Invalidate TLBs at the current exception level */
81b2bca61dSSoby Mathew 	tlbiall();
82b2bca61dSSoby Mathew 
83b2bca61dSSoby Mathew 	/*
845d21b037SSummer Qin 	 * Set TTBCR bits as well. Set TTBR0 table properties. Disable TTBR1.
85b2bca61dSSoby Mathew 	 */
865d21b037SSummer Qin 	if (flags & XLAT_TABLE_NC) {
875d21b037SSummer Qin 		/* Inner & outer non-cacheable non-shareable. */
885d21b037SSummer Qin 		ttbcr = TTBCR_EAE_BIT |
895d21b037SSummer Qin 			TTBCR_SH0_NON_SHAREABLE | TTBCR_RGN0_OUTER_NC |
905d21b037SSummer Qin 			TTBCR_RGN0_INNER_NC |
91*0044231dSSandrine Bailleux 			(32 - __builtin_ctzll(PLAT_VIRT_ADDR_SPACE_SIZE));
925d21b037SSummer Qin 	} else {
935d21b037SSummer Qin 		/* Inner & outer WBWA & shareable. */
94b2bca61dSSoby Mathew 		ttbcr = TTBCR_EAE_BIT |
95b2bca61dSSoby Mathew 			TTBCR_SH0_INNER_SHAREABLE | TTBCR_RGN0_OUTER_WBA |
96b2bca61dSSoby Mathew 			TTBCR_RGN0_INNER_WBA |
97*0044231dSSandrine Bailleux 			(32 - __builtin_ctzll(PLAT_VIRT_ADDR_SPACE_SIZE));
985d21b037SSummer Qin 	}
99b2bca61dSSoby Mathew 	ttbcr |= TTBCR_EPD1_BIT;
100b2bca61dSSoby Mathew 	write_ttbcr(ttbcr);
101b2bca61dSSoby Mathew 
102b2bca61dSSoby Mathew 	/* Set TTBR0 bits as well */
103e8719552SAntonio Nino Diaz 	ttbr0 = (uintptr_t) base_xlation_table;
104b2bca61dSSoby Mathew 	write64_ttbr0(ttbr0);
105b2bca61dSSoby Mathew 	write64_ttbr1(0);
106b2bca61dSSoby Mathew 
107b2bca61dSSoby Mathew 	/*
108b2bca61dSSoby Mathew 	 * Ensure all translation table writes have drained
109b2bca61dSSoby Mathew 	 * into memory, the TLB invalidation is complete,
110b2bca61dSSoby Mathew 	 * and translation register writes are committed
111b2bca61dSSoby Mathew 	 * before enabling the MMU
112b2bca61dSSoby Mathew 	 */
1136f512a3dSDimitris Papastamos 	dsbish();
114b2bca61dSSoby Mathew 	isb();
115b2bca61dSSoby Mathew 
116b2bca61dSSoby Mathew 	sctlr = read_sctlr();
117b2bca61dSSoby Mathew 	sctlr |= SCTLR_WXN_BIT | SCTLR_M_BIT;
118b2bca61dSSoby Mathew 
119b2bca61dSSoby Mathew 	if (flags & DISABLE_DCACHE)
120b2bca61dSSoby Mathew 		sctlr &= ~SCTLR_C_BIT;
121b2bca61dSSoby Mathew 	else
122b2bca61dSSoby Mathew 		sctlr |= SCTLR_C_BIT;
123b2bca61dSSoby Mathew 
124b2bca61dSSoby Mathew 	write_sctlr(sctlr);
125b2bca61dSSoby Mathew 
126b2bca61dSSoby Mathew 	/* Ensure the MMU enable takes effect immediately */
127b2bca61dSSoby Mathew 	isb();
128b2bca61dSSoby Mathew }
129