1c9fe6fedSEtienne Carriere /* 2c9fe6fedSEtienne Carriere * Copyright (c) 2016-2017, Linaro Limited. All rights reserved. 377a38690SAlexei Fedorov * Copyright (c) 2014-2020, Arm Limited. All rights reserved. 4c9fe6fedSEtienne Carriere * Copyright (c) 2014, STMicroelectronics International N.V. 5c9fe6fedSEtienne Carriere * All rights reserved. 6c9fe6fedSEtienne Carriere * 7c9fe6fedSEtienne Carriere * SPDX-License-Identifier: BSD-3-Clause 8c9fe6fedSEtienne Carriere */ 9c9fe6fedSEtienne Carriere 10c9fe6fedSEtienne Carriere #include <assert.h> 11c9fe6fedSEtienne Carriere #include <stdio.h> 12c9fe6fedSEtienne Carriere #include <string.h> 13c9fe6fedSEtienne Carriere 14c9fe6fedSEtienne Carriere #include <platform_def.h> 15c9fe6fedSEtienne Carriere 16c9fe6fedSEtienne Carriere #include <arch.h> 17c9fe6fedSEtienne Carriere #include <arch_helpers.h> 18c9fe6fedSEtienne Carriere #include <common/debug.h> 19c9fe6fedSEtienne Carriere #include <lib/cassert.h> 20c9fe6fedSEtienne Carriere #include <lib/utils.h> 21c9fe6fedSEtienne Carriere #include <lib/xlat_tables/xlat_tables.h> 22c9fe6fedSEtienne Carriere 23c9fe6fedSEtienne Carriere #include "../xlat_tables_private.h" 24c9fe6fedSEtienne Carriere 25c9fe6fedSEtienne Carriere #ifdef ARMV7_SUPPORTS_LARGE_PAGE_ADDRESSING 26c9fe6fedSEtienne Carriere #error "ARMV7_SUPPORTS_LARGE_PAGE_ADDRESSING flag is set. \ 27c9fe6fedSEtienne Carriere This module is to be used when LPAE is not supported" 28c9fe6fedSEtienne Carriere #endif 29c9fe6fedSEtienne Carriere 30c9fe6fedSEtienne Carriere CASSERT(PLAT_VIRT_ADDR_SPACE_SIZE == (1ULL << 32), invalid_vaddr_space_size); 31c9fe6fedSEtienne Carriere CASSERT(PLAT_PHY_ADDR_SPACE_SIZE == (1ULL << 32), invalid_paddr_space_size); 32c9fe6fedSEtienne Carriere 3377a38690SAlexei Fedorov #define MMU32B_UNSET_DESC ~0UL 3477a38690SAlexei Fedorov #define MMU32B_INVALID_DESC 0UL 35c9fe6fedSEtienne Carriere 36c9fe6fedSEtienne Carriere #define MT_UNKNOWN ~0U 37c9fe6fedSEtienne Carriere 38c9fe6fedSEtienne Carriere /* 39c9fe6fedSEtienne Carriere * MMU related values 40c9fe6fedSEtienne Carriere */ 41c9fe6fedSEtienne Carriere 42c9fe6fedSEtienne Carriere /* Sharable */ 4377a38690SAlexei Fedorov #define MMU32B_TTB_S (1U << 1) 44c9fe6fedSEtienne Carriere 45c9fe6fedSEtienne Carriere /* Not Outer Sharable */ 4677a38690SAlexei Fedorov #define MMU32B_TTB_NOS (1U << 5) 47c9fe6fedSEtienne Carriere 48c9fe6fedSEtienne Carriere /* Normal memory, Inner Non-cacheable */ 4977a38690SAlexei Fedorov #define MMU32B_TTB_IRGN_NC 0U 50c9fe6fedSEtienne Carriere 51c9fe6fedSEtienne Carriere /* Normal memory, Inner Write-Back Write-Allocate Cacheable */ 5277a38690SAlexei Fedorov #define MMU32B_TTB_IRGN_WBWA (1U << 6) 53c9fe6fedSEtienne Carriere 54c9fe6fedSEtienne Carriere /* Normal memory, Inner Write-Through Cacheable */ 5577a38690SAlexei Fedorov #define MMU32B_TTB_IRGN_WT 1U 56c9fe6fedSEtienne Carriere 57c9fe6fedSEtienne Carriere /* Normal memory, Inner Write-Back no Write-Allocate Cacheable */ 5877a38690SAlexei Fedorov #define MMU32B_TTB_IRGN_WB (1U | (1U << 6)) 59c9fe6fedSEtienne Carriere 60c9fe6fedSEtienne Carriere /* Normal memory, Outer Write-Back Write-Allocate Cacheable */ 6177a38690SAlexei Fedorov #define MMU32B_TTB_RNG_WBWA (1U << 3) 62c9fe6fedSEtienne Carriere 63c9fe6fedSEtienne Carriere #define MMU32B_DEFAULT_ATTRS \ 64c9fe6fedSEtienne Carriere (MMU32B_TTB_S | MMU32B_TTB_NOS | \ 65c9fe6fedSEtienne Carriere MMU32B_TTB_IRGN_WBWA | MMU32B_TTB_RNG_WBWA) 66c9fe6fedSEtienne Carriere 67c9fe6fedSEtienne Carriere /* armv7 memory mapping attributes: section mapping */ 6877a38690SAlexei Fedorov #define SECTION_SECURE (0U << 19) 6977a38690SAlexei Fedorov #define SECTION_NOTSECURE (1U << 19) 7077a38690SAlexei Fedorov #define SECTION_SHARED (1U << 16) 7177a38690SAlexei Fedorov #define SECTION_NOTGLOBAL (1U << 17) 7277a38690SAlexei Fedorov #define SECTION_ACCESS_FLAG (1U << 10) 7377a38690SAlexei Fedorov #define SECTION_UNPRIV (1U << 11) 7477a38690SAlexei Fedorov #define SECTION_RO (1U << 15) 75c9fe6fedSEtienne Carriere #define SECTION_TEX(tex) ((((tex) >> 2) << 12) | \ 76c9fe6fedSEtienne Carriere ((((tex) >> 1) & 0x1) << 3) | \ 77c9fe6fedSEtienne Carriere (((tex) & 0x1) << 2)) 78c9fe6fedSEtienne Carriere #define SECTION_DEVICE SECTION_TEX(MMU32B_ATTR_DEVICE_INDEX) 79c9fe6fedSEtienne Carriere #define SECTION_NORMAL SECTION_TEX(MMU32B_ATTR_DEVICE_INDEX) 80c9fe6fedSEtienne Carriere #define SECTION_NORMAL_CACHED \ 81c9fe6fedSEtienne Carriere SECTION_TEX(MMU32B_ATTR_IWBWA_OWBWA_INDEX) 82c9fe6fedSEtienne Carriere 8377a38690SAlexei Fedorov #define SECTION_XN (1U << 4) 8477a38690SAlexei Fedorov #define SECTION_PXN (1U << 0) 8577a38690SAlexei Fedorov #define SECTION_SECTION (2U << 0) 86c9fe6fedSEtienne Carriere 8777a38690SAlexei Fedorov #define SECTION_PT_NOTSECURE (1U << 3) 8877a38690SAlexei Fedorov #define SECTION_PT_PT (1U << 0) 89c9fe6fedSEtienne Carriere 9077a38690SAlexei Fedorov #define SMALL_PAGE_SMALL_PAGE (1U << 1) 9177a38690SAlexei Fedorov #define SMALL_PAGE_SHARED (1U << 10) 9277a38690SAlexei Fedorov #define SMALL_PAGE_NOTGLOBAL (1U << 11) 93c9fe6fedSEtienne Carriere #define SMALL_PAGE_TEX(tex) ((((tex) >> 2) << 6) | \ 94c9fe6fedSEtienne Carriere ((((tex) >> 1) & 0x1) << 3) | \ 95c9fe6fedSEtienne Carriere (((tex) & 0x1) << 2)) 96c9fe6fedSEtienne Carriere #define SMALL_PAGE_DEVICE \ 97c9fe6fedSEtienne Carriere SMALL_PAGE_TEX(MMU32B_ATTR_DEVICE_INDEX) 98c9fe6fedSEtienne Carriere #define SMALL_PAGE_NORMAL \ 99c9fe6fedSEtienne Carriere SMALL_PAGE_TEX(MMU32B_ATTR_DEVICE_INDEX) 100c9fe6fedSEtienne Carriere #define SMALL_PAGE_NORMAL_CACHED \ 101c9fe6fedSEtienne Carriere SMALL_PAGE_TEX(MMU32B_ATTR_IWBWA_OWBWA_INDEX) 10277a38690SAlexei Fedorov #define SMALL_PAGE_ACCESS_FLAG (1U << 4) 10377a38690SAlexei Fedorov #define SMALL_PAGE_UNPRIV (1U << 5) 10477a38690SAlexei Fedorov #define SMALL_PAGE_RO (1U << 9) 10577a38690SAlexei Fedorov #define SMALL_PAGE_XN (1U << 0) 106c9fe6fedSEtienne Carriere 107c9fe6fedSEtienne Carriere /* The TEX, C and B bits concatenated */ 10877a38690SAlexei Fedorov #define MMU32B_ATTR_DEVICE_INDEX 0U 10977a38690SAlexei Fedorov #define MMU32B_ATTR_IWBWA_OWBWA_INDEX 1U 110c9fe6fedSEtienne Carriere 111c9fe6fedSEtienne Carriere #define MMU32B_PRRR_IDX(idx, tr, nos) (((tr) << (2 * (idx))) | \ 112c9fe6fedSEtienne Carriere ((uint32_t)(nos) << ((idx) + 24))) 113c9fe6fedSEtienne Carriere #define MMU32B_NMRR_IDX(idx, ir, or) (((ir) << (2 * (idx))) | \ 114c9fe6fedSEtienne Carriere ((uint32_t)(or) << (2 * (idx) + 16))) 11577a38690SAlexei Fedorov #define MMU32B_PRRR_DS0 (1U << 16) 11677a38690SAlexei Fedorov #define MMU32B_PRRR_DS1 (1U << 17) 11777a38690SAlexei Fedorov #define MMU32B_PRRR_NS0 (1U << 18) 11877a38690SAlexei Fedorov #define MMU32B_PRRR_NS1 (1U << 19) 119c9fe6fedSEtienne Carriere 120c9fe6fedSEtienne Carriere #define DACR_DOMAIN(num, perm) ((perm) << ((num) * 2)) 12177a38690SAlexei Fedorov #define DACR_DOMAIN_PERM_NO_ACCESS 0U 12277a38690SAlexei Fedorov #define DACR_DOMAIN_PERM_CLIENT 1U 12377a38690SAlexei Fedorov #define DACR_DOMAIN_PERM_MANAGER 3U 124c9fe6fedSEtienne Carriere 12577a38690SAlexei Fedorov #define NUM_1MB_IN_4GB (1UL << 12) 12677a38690SAlexei Fedorov #define NUM_4K_IN_1MB (1UL << 8) 127c9fe6fedSEtienne Carriere 128c9fe6fedSEtienne Carriere #define ONE_MB_SHIFT 20 129c9fe6fedSEtienne Carriere 130c9fe6fedSEtienne Carriere /* mmu 32b integration */ 131c9fe6fedSEtienne Carriere #define MMU32B_L1_TABLE_SIZE (NUM_1MB_IN_4GB * 4) 132c9fe6fedSEtienne Carriere #define MMU32B_L2_TABLE_SIZE (NUM_4K_IN_1MB * 4) 13377a38690SAlexei Fedorov #define MMU32B_L1_TABLE_ALIGN (1U << 14) 13477a38690SAlexei Fedorov #define MMU32B_L2_TABLE_ALIGN (1U << 10) 135c9fe6fedSEtienne Carriere 136c9fe6fedSEtienne Carriere static unsigned int next_xlat; 137c9fe6fedSEtienne Carriere static unsigned long long xlat_max_pa; 138c9fe6fedSEtienne Carriere static uintptr_t xlat_max_va; 139c9fe6fedSEtienne Carriere 140c9fe6fedSEtienne Carriere static uint32_t mmu_l1_base[NUM_1MB_IN_4GB] 141da04341eSChris Kay __aligned(MMU32B_L1_TABLE_ALIGN) __attribute__((section(".xlat_table"))); 142c9fe6fedSEtienne Carriere 143c9fe6fedSEtienne Carriere static uint32_t mmu_l2_base[MAX_XLAT_TABLES][NUM_4K_IN_1MB] 144da04341eSChris Kay __aligned(MMU32B_L2_TABLE_ALIGN) __attribute__((section(".xlat_table"))); 145c9fe6fedSEtienne Carriere 146c9fe6fedSEtienne Carriere /* 147c9fe6fedSEtienne Carriere * Array of all memory regions stored in order of ascending base address. 148c9fe6fedSEtienne Carriere * The list is terminated by the first entry with size == 0. 149c9fe6fedSEtienne Carriere */ 150c9fe6fedSEtienne Carriere static mmap_region_t mmap[MAX_MMAP_REGIONS + 1]; 151c9fe6fedSEtienne Carriere 152c9fe6fedSEtienne Carriere void print_mmap(void) 153c9fe6fedSEtienne Carriere { 154c9fe6fedSEtienne Carriere #if LOG_LEVEL >= LOG_LEVEL_VERBOSE 155c9fe6fedSEtienne Carriere mmap_region_t *mm = mmap; 156c9fe6fedSEtienne Carriere 157c9fe6fedSEtienne Carriere printf("init xlat - l1:%p l2:%p (%d)\n", 158c9fe6fedSEtienne Carriere (void *)mmu_l1_base, (void *)mmu_l2_base, MAX_XLAT_TABLES); 159c9fe6fedSEtienne Carriere printf("mmap:\n"); 160c9fe6fedSEtienne Carriere while (mm->size) { 161c9fe6fedSEtienne Carriere printf(" VA:%p PA:0x%llx size:0x%zx attr:0x%x\n", 162c9fe6fedSEtienne Carriere (void *)mm->base_va, mm->base_pa, 163c9fe6fedSEtienne Carriere mm->size, mm->attr); 164c9fe6fedSEtienne Carriere ++mm; 165c9fe6fedSEtienne Carriere }; 166c9fe6fedSEtienne Carriere printf("\n"); 167c9fe6fedSEtienne Carriere #endif 168c9fe6fedSEtienne Carriere } 169c9fe6fedSEtienne Carriere 170c9fe6fedSEtienne Carriere void mmap_add(const mmap_region_t *mm) 171c9fe6fedSEtienne Carriere { 172c9fe6fedSEtienne Carriere const mmap_region_t *mm_cursor = mm; 173c9fe6fedSEtienne Carriere 174c9fe6fedSEtienne Carriere while ((mm_cursor->size != 0U) || (mm_cursor->attr != 0U)) { 175c9fe6fedSEtienne Carriere mmap_add_region(mm_cursor->base_pa, mm_cursor->base_va, 176c9fe6fedSEtienne Carriere mm_cursor->size, mm_cursor->attr); 177c9fe6fedSEtienne Carriere mm_cursor++; 178c9fe6fedSEtienne Carriere } 179c9fe6fedSEtienne Carriere } 180c9fe6fedSEtienne Carriere 181c9fe6fedSEtienne Carriere void mmap_add_region(unsigned long long base_pa, uintptr_t base_va, 182c9fe6fedSEtienne Carriere size_t size, unsigned int attr) 183c9fe6fedSEtienne Carriere { 184c9fe6fedSEtienne Carriere mmap_region_t *mm = mmap; 185c9fe6fedSEtienne Carriere const mmap_region_t *mm_last = mm + ARRAY_SIZE(mmap) - 1U; 186c9fe6fedSEtienne Carriere unsigned long long end_pa = base_pa + size - 1U; 187c9fe6fedSEtienne Carriere uintptr_t end_va = base_va + size - 1U; 188c9fe6fedSEtienne Carriere 189c9fe6fedSEtienne Carriere assert(IS_PAGE_ALIGNED(base_pa)); 190c9fe6fedSEtienne Carriere assert(IS_PAGE_ALIGNED(base_va)); 191c9fe6fedSEtienne Carriere assert(IS_PAGE_ALIGNED(size)); 192c9fe6fedSEtienne Carriere 19377a38690SAlexei Fedorov if (size == 0U) { 194c9fe6fedSEtienne Carriere return; 19577a38690SAlexei Fedorov } 196c9fe6fedSEtienne Carriere 197c9fe6fedSEtienne Carriere assert(base_pa < end_pa); /* Check for overflows */ 198c9fe6fedSEtienne Carriere assert(base_va < end_va); 199c9fe6fedSEtienne Carriere 200c9fe6fedSEtienne Carriere assert((base_va + (uintptr_t)size - (uintptr_t)1) <= 201c9fe6fedSEtienne Carriere (PLAT_VIRT_ADDR_SPACE_SIZE - 1U)); 202c9fe6fedSEtienne Carriere assert((base_pa + (unsigned long long)size - 1ULL) <= 203c9fe6fedSEtienne Carriere (PLAT_PHY_ADDR_SPACE_SIZE - 1U)); 204c9fe6fedSEtienne Carriere 205c9fe6fedSEtienne Carriere #if ENABLE_ASSERTIONS 206c9fe6fedSEtienne Carriere 207c9fe6fedSEtienne Carriere /* Check for PAs and VAs overlaps with all other regions */ 208c9fe6fedSEtienne Carriere for (mm = mmap; mm->size; ++mm) { 209c9fe6fedSEtienne Carriere 210c9fe6fedSEtienne Carriere uintptr_t mm_end_va = mm->base_va + mm->size - 1U; 211c9fe6fedSEtienne Carriere 212c9fe6fedSEtienne Carriere /* 213c9fe6fedSEtienne Carriere * Check if one of the regions is completely inside the other 214c9fe6fedSEtienne Carriere * one. 215c9fe6fedSEtienne Carriere */ 216c9fe6fedSEtienne Carriere bool fully_overlapped_va = 217c9fe6fedSEtienne Carriere ((base_va >= mm->base_va) && (end_va <= mm_end_va)) || 218c9fe6fedSEtienne Carriere ((mm->base_va >= base_va) && (mm_end_va <= end_va)); 219c9fe6fedSEtienne Carriere 220c9fe6fedSEtienne Carriere /* 221c9fe6fedSEtienne Carriere * Full VA overlaps are only allowed if both regions are 222c9fe6fedSEtienne Carriere * identity mapped (zero offset) or have the same VA to PA 223c9fe6fedSEtienne Carriere * offset. Also, make sure that it's not the exact same area. 224c9fe6fedSEtienne Carriere */ 225c9fe6fedSEtienne Carriere if (fully_overlapped_va) { 226c9fe6fedSEtienne Carriere assert((mm->base_va - mm->base_pa) == 227c9fe6fedSEtienne Carriere (base_va - base_pa)); 228c9fe6fedSEtienne Carriere assert((base_va != mm->base_va) || (size != mm->size)); 229c9fe6fedSEtienne Carriere } else { 230c9fe6fedSEtienne Carriere /* 231c9fe6fedSEtienne Carriere * If the regions do not have fully overlapping VAs, 232c9fe6fedSEtienne Carriere * then they must have fully separated VAs and PAs. 233c9fe6fedSEtienne Carriere * Partial overlaps are not allowed 234c9fe6fedSEtienne Carriere */ 235c9fe6fedSEtienne Carriere 236c9fe6fedSEtienne Carriere unsigned long long mm_end_pa = 237c9fe6fedSEtienne Carriere mm->base_pa + mm->size - 1; 238c9fe6fedSEtienne Carriere 239c9fe6fedSEtienne Carriere bool separated_pa = (end_pa < mm->base_pa) || 240c9fe6fedSEtienne Carriere (base_pa > mm_end_pa); 241c9fe6fedSEtienne Carriere bool separated_va = (end_va < mm->base_va) || 242c9fe6fedSEtienne Carriere (base_va > mm_end_va); 243c9fe6fedSEtienne Carriere 244c9fe6fedSEtienne Carriere assert(separated_va && separated_pa); 245c9fe6fedSEtienne Carriere } 246c9fe6fedSEtienne Carriere } 247c9fe6fedSEtienne Carriere 248c9fe6fedSEtienne Carriere mm = mmap; /* Restore pointer to the start of the array */ 249c9fe6fedSEtienne Carriere 250c9fe6fedSEtienne Carriere #endif /* ENABLE_ASSERTIONS */ 251c9fe6fedSEtienne Carriere 252c9fe6fedSEtienne Carriere /* Find correct place in mmap to insert new region */ 25377a38690SAlexei Fedorov while ((mm->base_va < base_va) && (mm->size != 0U)) { 254c9fe6fedSEtienne Carriere ++mm; 25577a38690SAlexei Fedorov } 256c9fe6fedSEtienne Carriere 257c9fe6fedSEtienne Carriere /* 258c9fe6fedSEtienne Carriere * If a section is contained inside another one with the same base 259c9fe6fedSEtienne Carriere * address, it must be placed after the one it is contained in: 260c9fe6fedSEtienne Carriere * 261c9fe6fedSEtienne Carriere * 1st |-----------------------| 262c9fe6fedSEtienne Carriere * 2nd |------------| 263c9fe6fedSEtienne Carriere * 3rd |------| 264c9fe6fedSEtienne Carriere * 265c9fe6fedSEtienne Carriere * This is required for mmap_region_attr() to get the attributes of the 266c9fe6fedSEtienne Carriere * small region correctly. 267c9fe6fedSEtienne Carriere */ 26877a38690SAlexei Fedorov while ((mm->base_va == base_va) && (mm->size > size)) { 269c9fe6fedSEtienne Carriere ++mm; 27077a38690SAlexei Fedorov } 271c9fe6fedSEtienne Carriere 272c9fe6fedSEtienne Carriere /* Make room for new region by moving other regions up by one place */ 273c9fe6fedSEtienne Carriere (void)memmove(mm + 1, mm, (uintptr_t)mm_last - (uintptr_t)mm); 274c9fe6fedSEtienne Carriere 275c9fe6fedSEtienne Carriere /* Check we haven't lost the empty sentinal from the end of the array */ 276c9fe6fedSEtienne Carriere assert(mm_last->size == 0U); 277c9fe6fedSEtienne Carriere 278c9fe6fedSEtienne Carriere mm->base_pa = base_pa; 279c9fe6fedSEtienne Carriere mm->base_va = base_va; 280c9fe6fedSEtienne Carriere mm->size = size; 281c9fe6fedSEtienne Carriere mm->attr = attr; 282c9fe6fedSEtienne Carriere 28377a38690SAlexei Fedorov if (end_pa > xlat_max_pa) { 284c9fe6fedSEtienne Carriere xlat_max_pa = end_pa; 28577a38690SAlexei Fedorov } 28677a38690SAlexei Fedorov if (end_va > xlat_max_va) { 287c9fe6fedSEtienne Carriere xlat_max_va = end_va; 288c9fe6fedSEtienne Carriere } 28977a38690SAlexei Fedorov } 290c9fe6fedSEtienne Carriere 291c9fe6fedSEtienne Carriere /* map all memory as shared/global/domain0/no-usr access */ 2929afe8cdcSDeepika Bhavnani static uint32_t mmap_desc(unsigned attr, unsigned int addr_pa, 293c9fe6fedSEtienne Carriere unsigned int level) 294c9fe6fedSEtienne Carriere { 2959afe8cdcSDeepika Bhavnani uint32_t desc; 296c9fe6fedSEtienne Carriere 297c9fe6fedSEtienne Carriere switch (level) { 29877a38690SAlexei Fedorov case 1U: 29977a38690SAlexei Fedorov assert((addr_pa & (MMU32B_L1_TABLE_ALIGN - 1)) == 0U); 300c9fe6fedSEtienne Carriere 301c9fe6fedSEtienne Carriere desc = SECTION_SECTION | SECTION_SHARED; 302c9fe6fedSEtienne Carriere 30377a38690SAlexei Fedorov desc |= (attr & MT_NS) != 0U ? SECTION_NOTSECURE : 0U; 304c9fe6fedSEtienne Carriere 305c9fe6fedSEtienne Carriere desc |= SECTION_ACCESS_FLAG; 30677a38690SAlexei Fedorov desc |= (attr & MT_RW) != 0U ? 0U : SECTION_RO; 307c9fe6fedSEtienne Carriere 30877a38690SAlexei Fedorov desc |= (attr & MT_MEMORY) != 0U ? 309c9fe6fedSEtienne Carriere SECTION_NORMAL_CACHED : SECTION_DEVICE; 310c9fe6fedSEtienne Carriere 31177a38690SAlexei Fedorov if (((attr & MT_RW) != 0U) || ((attr & MT_MEMORY) == 0U)) { 312c9fe6fedSEtienne Carriere desc |= SECTION_XN; 31377a38690SAlexei Fedorov } 314c9fe6fedSEtienne Carriere break; 31577a38690SAlexei Fedorov case 2U: 31677a38690SAlexei Fedorov assert((addr_pa & (MMU32B_L2_TABLE_ALIGN - 1)) == 0U); 317c9fe6fedSEtienne Carriere 318c9fe6fedSEtienne Carriere desc = SMALL_PAGE_SMALL_PAGE | SMALL_PAGE_SHARED; 319c9fe6fedSEtienne Carriere 320c9fe6fedSEtienne Carriere desc |= SMALL_PAGE_ACCESS_FLAG; 32177a38690SAlexei Fedorov desc |= (attr & MT_RW) != 0U ? 0U : SMALL_PAGE_RO; 322c9fe6fedSEtienne Carriere 32377a38690SAlexei Fedorov desc |= (attr & MT_MEMORY) != 0U ? 324c9fe6fedSEtienne Carriere SMALL_PAGE_NORMAL_CACHED : SMALL_PAGE_DEVICE; 325c9fe6fedSEtienne Carriere 32677a38690SAlexei Fedorov if (((attr & MT_RW) != 0U) || ((attr & MT_MEMORY) == 0U)) { 327c9fe6fedSEtienne Carriere desc |= SMALL_PAGE_XN; 32877a38690SAlexei Fedorov } 329c9fe6fedSEtienne Carriere break; 330c9fe6fedSEtienne Carriere default: 331c9fe6fedSEtienne Carriere panic(); 332c9fe6fedSEtienne Carriere } 333c9fe6fedSEtienne Carriere #if LOG_LEVEL >= LOG_LEVEL_VERBOSE 334c9fe6fedSEtienne Carriere /* dump only the non-lpae level 2 tables */ 33577a38690SAlexei Fedorov if (level == 2U) { 336c9fe6fedSEtienne Carriere printf(attr & MT_MEMORY ? "MEM" : "dev"); 337c9fe6fedSEtienne Carriere printf(attr & MT_RW ? "-rw" : "-RO"); 338c9fe6fedSEtienne Carriere printf(attr & MT_NS ? "-NS" : "-S"); 339c9fe6fedSEtienne Carriere } 340c9fe6fedSEtienne Carriere #endif 341c9fe6fedSEtienne Carriere return desc | addr_pa; 342c9fe6fedSEtienne Carriere } 343c9fe6fedSEtienne Carriere 344c9fe6fedSEtienne Carriere static unsigned int mmap_region_attr(const mmap_region_t *mm, uintptr_t base_va, 345c9fe6fedSEtienne Carriere size_t size, unsigned int *attr) 346c9fe6fedSEtienne Carriere { 347c9fe6fedSEtienne Carriere /* Don't assume that the area is contained in the first region */ 348c9fe6fedSEtienne Carriere unsigned int ret = MT_UNKNOWN; 349c9fe6fedSEtienne Carriere 350c9fe6fedSEtienne Carriere /* 351c9fe6fedSEtienne Carriere * Get attributes from last (innermost) region that contains the 352c9fe6fedSEtienne Carriere * requested area. Don't stop as soon as one region doesn't contain it 353c9fe6fedSEtienne Carriere * because there may be other internal regions that contain this area: 354c9fe6fedSEtienne Carriere * 355c9fe6fedSEtienne Carriere * |-----------------------------1-----------------------------| 356c9fe6fedSEtienne Carriere * |----2----| |-------3-------| |----5----| 357c9fe6fedSEtienne Carriere * |--4--| 358c9fe6fedSEtienne Carriere * 359c9fe6fedSEtienne Carriere * |---| <- Area we want the attributes of. 360c9fe6fedSEtienne Carriere * 361c9fe6fedSEtienne Carriere * In this example, the area is contained in regions 1, 3 and 4 but not 362c9fe6fedSEtienne Carriere * in region 2. The loop shouldn't stop at region 2 as inner regions 363c9fe6fedSEtienne Carriere * have priority over outer regions, it should stop at region 5. 364c9fe6fedSEtienne Carriere */ 365c9fe6fedSEtienne Carriere for ( ; ; ++mm) { 366c9fe6fedSEtienne Carriere 36777a38690SAlexei Fedorov if (mm->size == 0U) { 368c9fe6fedSEtienne Carriere return ret; /* Reached end of list */ 36977a38690SAlexei Fedorov } 370c9fe6fedSEtienne Carriere 37177a38690SAlexei Fedorov if (mm->base_va > (base_va + size - 1U)) { 372c9fe6fedSEtienne Carriere return ret; /* Next region is after area so end */ 37377a38690SAlexei Fedorov } 374c9fe6fedSEtienne Carriere 37577a38690SAlexei Fedorov if ((mm->base_va + mm->size - 1U) < base_va) { 376c9fe6fedSEtienne Carriere continue; /* Next region has already been overtaken */ 37777a38690SAlexei Fedorov } 378c9fe6fedSEtienne Carriere 37977a38690SAlexei Fedorov if ((ret == 0U) && (mm->attr == *attr)) { 380c9fe6fedSEtienne Carriere continue; /* Region doesn't override attribs so skip */ 38177a38690SAlexei Fedorov } 382c9fe6fedSEtienne Carriere 383c9fe6fedSEtienne Carriere if ((mm->base_va > base_va) || 38477a38690SAlexei Fedorov ((mm->base_va + mm->size - 1U) < 38577a38690SAlexei Fedorov (base_va + size - 1U))) { 386c9fe6fedSEtienne Carriere return MT_UNKNOWN; /* Region doesn't fully cover area */ 38777a38690SAlexei Fedorov } 388c9fe6fedSEtienne Carriere 389c9fe6fedSEtienne Carriere *attr = mm->attr; 390c9fe6fedSEtienne Carriere ret = 0U; 391c9fe6fedSEtienne Carriere } 392c9fe6fedSEtienne Carriere } 393c9fe6fedSEtienne Carriere 394c9fe6fedSEtienne Carriere static mmap_region_t *init_xlation_table_inner(mmap_region_t *mm, 3959afe8cdcSDeepika Bhavnani unsigned int base_va, 3969afe8cdcSDeepika Bhavnani uint32_t *table, 397c9fe6fedSEtienne Carriere unsigned int level) 398c9fe6fedSEtienne Carriere { 39977a38690SAlexei Fedorov unsigned int level_size_shift = (level == 1U) ? 400c9fe6fedSEtienne Carriere ONE_MB_SHIFT : FOUR_KB_SHIFT; 40177a38690SAlexei Fedorov unsigned int level_size = 1U << level_size_shift; 40277a38690SAlexei Fedorov unsigned int level_index_mask = (level == 1U) ? 403c9fe6fedSEtienne Carriere (NUM_1MB_IN_4GB - 1) << ONE_MB_SHIFT : 404c9fe6fedSEtienne Carriere (NUM_4K_IN_1MB - 1) << FOUR_KB_SHIFT; 405c9fe6fedSEtienne Carriere 40677a38690SAlexei Fedorov assert((level == 1U) || (level == 2U)); 407c9fe6fedSEtienne Carriere 40877a38690SAlexei Fedorov VERBOSE("init xlat table at %p (level%1u)\n", (void *)table, level); 409c9fe6fedSEtienne Carriere 410c9fe6fedSEtienne Carriere do { 4119afe8cdcSDeepika Bhavnani uint32_t desc = MMU32B_UNSET_DESC; 412c9fe6fedSEtienne Carriere 413c9fe6fedSEtienne Carriere if (mm->base_va + mm->size <= base_va) { 414c9fe6fedSEtienne Carriere /* Area now after the region so skip it */ 415c9fe6fedSEtienne Carriere ++mm; 416c9fe6fedSEtienne Carriere continue; 417c9fe6fedSEtienne Carriere } 418c9fe6fedSEtienne Carriere #if LOG_LEVEL >= LOG_LEVEL_VERBOSE 419c9fe6fedSEtienne Carriere /* dump only non-lpae level 2 tables content */ 42077a38690SAlexei Fedorov if (level == 2U) { 421c9fe6fedSEtienne Carriere printf(" 0x%lx %x " + 6 - 2 * level, 422c9fe6fedSEtienne Carriere base_va, level_size); 42377a38690SAlexei Fedorov } 424c9fe6fedSEtienne Carriere #endif 425c9fe6fedSEtienne Carriere if (mm->base_va >= base_va + level_size) { 426c9fe6fedSEtienne Carriere /* Next region is after area so nothing to map yet */ 427c9fe6fedSEtienne Carriere desc = MMU32B_INVALID_DESC; 42877a38690SAlexei Fedorov } else if ((mm->base_va <= base_va) && 42977a38690SAlexei Fedorov (mm->base_va + mm->size) >= 43077a38690SAlexei Fedorov (base_va + level_size)) { 431c9fe6fedSEtienne Carriere /* Next region covers all of area */ 432c9fe6fedSEtienne Carriere unsigned int attr = mm->attr; 433c9fe6fedSEtienne Carriere unsigned int r = mmap_region_attr(mm, base_va, 434c9fe6fedSEtienne Carriere level_size, &attr); 435c9fe6fedSEtienne Carriere 436c9fe6fedSEtienne Carriere if (r == 0U) { 437c9fe6fedSEtienne Carriere desc = mmap_desc(attr, 438c9fe6fedSEtienne Carriere base_va - mm->base_va + mm->base_pa, 439c9fe6fedSEtienne Carriere level); 440c9fe6fedSEtienne Carriere } 441c9fe6fedSEtienne Carriere } 442c9fe6fedSEtienne Carriere 443c9fe6fedSEtienne Carriere if (desc == MMU32B_UNSET_DESC) { 4449afe8cdcSDeepika Bhavnani uintptr_t xlat_table; 445c9fe6fedSEtienne Carriere 446c9fe6fedSEtienne Carriere /* 447c9fe6fedSEtienne Carriere * Area not covered by a region so need finer table 448c9fe6fedSEtienne Carriere * Reuse next level table if any (assert attrib matching). 449c9fe6fedSEtienne Carriere * Otherwise allocate a xlat table. 450c9fe6fedSEtienne Carriere */ 451c9fe6fedSEtienne Carriere if (*table) { 452c9fe6fedSEtienne Carriere assert((*table & 3) == SECTION_PT_PT); 45377a38690SAlexei Fedorov assert(((*table & SECTION_PT_NOTSECURE) == 0U) 45477a38690SAlexei Fedorov == ((mm->attr & MT_NS) == 0U)); 455c9fe6fedSEtienne Carriere 456c9fe6fedSEtienne Carriere xlat_table = (*table) & 457c9fe6fedSEtienne Carriere ~(MMU32B_L1_TABLE_ALIGN - 1); 458c9fe6fedSEtienne Carriere desc = *table; 459c9fe6fedSEtienne Carriere } else { 4609afe8cdcSDeepika Bhavnani xlat_table = (uintptr_t)mmu_l2_base + 461c9fe6fedSEtienne Carriere next_xlat * MMU32B_L2_TABLE_SIZE; 4624249e8b9SJustin Chadwell next_xlat++; 4634249e8b9SJustin Chadwell assert(next_xlat <= MAX_XLAT_TABLES); 46477a38690SAlexei Fedorov (void)memset((char *)xlat_table, 0, 465c9fe6fedSEtienne Carriere MMU32B_L2_TABLE_SIZE); 466c9fe6fedSEtienne Carriere 467c9fe6fedSEtienne Carriere desc = xlat_table | SECTION_PT_PT; 46877a38690SAlexei Fedorov desc |= (mm->attr & MT_NS) != 0U ? 469c9fe6fedSEtienne Carriere SECTION_PT_NOTSECURE : 0; 470c9fe6fedSEtienne Carriere } 471c9fe6fedSEtienne Carriere /* Recurse to fill in new table */ 472c9fe6fedSEtienne Carriere mm = init_xlation_table_inner(mm, base_va, 4739afe8cdcSDeepika Bhavnani (uint32_t *)xlat_table, 474c9fe6fedSEtienne Carriere level + 1); 475c9fe6fedSEtienne Carriere } 476c9fe6fedSEtienne Carriere #if LOG_LEVEL >= LOG_LEVEL_VERBOSE 477c9fe6fedSEtienne Carriere /* dump only non-lpae level 2 tables content */ 47877a38690SAlexei Fedorov if (level == 2U) { 479c9fe6fedSEtienne Carriere printf("\n"); 48077a38690SAlexei Fedorov } 481c9fe6fedSEtienne Carriere #endif 482c9fe6fedSEtienne Carriere *table++ = desc; 483c9fe6fedSEtienne Carriere base_va += level_size; 48477a38690SAlexei Fedorov } while ((mm->size != 0U) && ((base_va & level_index_mask) != 0U)); 485c9fe6fedSEtienne Carriere 486c9fe6fedSEtienne Carriere return mm; 487c9fe6fedSEtienne Carriere } 488c9fe6fedSEtienne Carriere 489c9fe6fedSEtienne Carriere void init_xlat_tables(void) 490c9fe6fedSEtienne Carriere { 491c9fe6fedSEtienne Carriere print_mmap(); 492c9fe6fedSEtienne Carriere 49377a38690SAlexei Fedorov assert(((unsigned int)mmu_l1_base & (MMU32B_L1_TABLE_ALIGN - 1)) == 0U); 49477a38690SAlexei Fedorov assert(((unsigned int)mmu_l2_base & (MMU32B_L2_TABLE_ALIGN - 1)) == 0U); 495c9fe6fedSEtienne Carriere 49677a38690SAlexei Fedorov (void)memset(mmu_l1_base, 0, MMU32B_L1_TABLE_SIZE); 497c9fe6fedSEtienne Carriere 4989afe8cdcSDeepika Bhavnani init_xlation_table_inner(mmap, 0, (uint32_t *)mmu_l1_base, 1); 499c9fe6fedSEtienne Carriere 500c9fe6fedSEtienne Carriere VERBOSE("init xlat - max_va=%p, max_pa=%llx\n", 501c9fe6fedSEtienne Carriere (void *)xlat_max_va, xlat_max_pa); 50277a38690SAlexei Fedorov assert(xlat_max_pa <= (PLAT_VIRT_ADDR_SPACE_SIZE - 1)); 503c9fe6fedSEtienne Carriere } 504c9fe6fedSEtienne Carriere 505c9fe6fedSEtienne Carriere /******************************************************************************* 506c9fe6fedSEtienne Carriere * Function for enabling the MMU in Secure PL1, assuming that the 507c9fe6fedSEtienne Carriere * page-tables have already been created. 508c9fe6fedSEtienne Carriere ******************************************************************************/ 509c9fe6fedSEtienne Carriere void enable_mmu_svc_mon(unsigned int flags) 510c9fe6fedSEtienne Carriere { 511c9fe6fedSEtienne Carriere unsigned int prrr; 512c9fe6fedSEtienne Carriere unsigned int nmrr; 513c9fe6fedSEtienne Carriere unsigned int sctlr; 514c9fe6fedSEtienne Carriere 515c9fe6fedSEtienne Carriere assert(IS_IN_SECURE()); 51677a38690SAlexei Fedorov assert((read_sctlr() & SCTLR_M_BIT) == 0U); 517c9fe6fedSEtienne Carriere 518c9fe6fedSEtienne Carriere /* Enable Access flag (simplified access permissions) and TEX remap */ 519c9fe6fedSEtienne Carriere write_sctlr(read_sctlr() | SCTLR_AFE_BIT | SCTLR_TRE_BIT); 520c9fe6fedSEtienne Carriere 521*9a90d720SElyes Haouas prrr = MMU32B_PRRR_IDX(MMU32B_ATTR_DEVICE_INDEX, 1, 0) 522c9fe6fedSEtienne Carriere | MMU32B_PRRR_IDX(MMU32B_ATTR_IWBWA_OWBWA_INDEX, 2, 1); 523*9a90d720SElyes Haouas nmrr = MMU32B_NMRR_IDX(MMU32B_ATTR_DEVICE_INDEX, 0, 0) 524c9fe6fedSEtienne Carriere | MMU32B_NMRR_IDX(MMU32B_ATTR_IWBWA_OWBWA_INDEX, 1, 1); 525c9fe6fedSEtienne Carriere 526c9fe6fedSEtienne Carriere prrr |= MMU32B_PRRR_NS1 | MMU32B_PRRR_DS1; 527c9fe6fedSEtienne Carriere 528c9fe6fedSEtienne Carriere write_prrr(prrr); 529c9fe6fedSEtienne Carriere write_nmrr(nmrr); 530c9fe6fedSEtienne Carriere 531c9fe6fedSEtienne Carriere /* Program Domain access control register: domain 0 only */ 532c9fe6fedSEtienne Carriere write_dacr(DACR_DOMAIN(0, DACR_DOMAIN_PERM_CLIENT)); 533c9fe6fedSEtienne Carriere 534c9fe6fedSEtienne Carriere /* Invalidate TLBs at the current exception level */ 535c9fe6fedSEtienne Carriere tlbiall(); 536c9fe6fedSEtienne Carriere 537c9fe6fedSEtienne Carriere /* set MMU base xlat table entry (use only TTBR0) */ 538c9fe6fedSEtienne Carriere write_ttbr0((uint32_t)mmu_l1_base | MMU32B_DEFAULT_ATTRS); 53977a38690SAlexei Fedorov write_ttbr1(0U); 540c9fe6fedSEtienne Carriere 541c9fe6fedSEtienne Carriere /* 542c9fe6fedSEtienne Carriere * Ensure all translation table writes have drained 543c9fe6fedSEtienne Carriere * into memory, the TLB invalidation is complete, 544c9fe6fedSEtienne Carriere * and translation register writes are committed 545c9fe6fedSEtienne Carriere * before enabling the MMU 546c9fe6fedSEtienne Carriere */ 547c9fe6fedSEtienne Carriere dsb(); 548c9fe6fedSEtienne Carriere isb(); 549c9fe6fedSEtienne Carriere 550c9fe6fedSEtienne Carriere sctlr = read_sctlr(); 551c9fe6fedSEtienne Carriere sctlr |= SCTLR_M_BIT; 55277a38690SAlexei Fedorov #ifdef ARMV7_SUPPORTS_VIRTUALIZATION 553c9fe6fedSEtienne Carriere sctlr |= SCTLR_WXN_BIT; 554c9fe6fedSEtienne Carriere #endif 555c9fe6fedSEtienne Carriere 55677a38690SAlexei Fedorov if ((flags & DISABLE_DCACHE) != 0U) { 557c9fe6fedSEtienne Carriere sctlr &= ~SCTLR_C_BIT; 55877a38690SAlexei Fedorov } else { 559c9fe6fedSEtienne Carriere sctlr |= SCTLR_C_BIT; 56077a38690SAlexei Fedorov } 561c9fe6fedSEtienne Carriere 562c9fe6fedSEtienne Carriere write_sctlr(sctlr); 563c9fe6fedSEtienne Carriere 564c9fe6fedSEtienne Carriere /* Ensure the MMU enable takes effect immediately */ 565c9fe6fedSEtienne Carriere isb(); 566c9fe6fedSEtienne Carriere } 567