1532ed618SSoby Mathew /* 244ee7714SBoyan Karatotev * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <stddef.h> 909d40e0eSAntonio Nino Diaz 10532ed618SSoby Mathew #include <arch.h> 11532ed618SSoby Mathew #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 14532ed618SSoby Mathew #include <context.h> 1509d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 1609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/cpu_data.h> 1709d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 1809d40e0eSAntonio Nino Diaz #include <lib/pmf/pmf.h> 1909d40e0eSAntonio Nino Diaz #include <lib/runtime_instr.h> 2009d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2109d40e0eSAntonio Nino Diaz 22532ed618SSoby Mathew #include "psci_private.h" 23532ed618SSoby Mathew 24532ed618SSoby Mathew /******************************************************************************* 25532ed618SSoby Mathew * This function does generic and platform specific operations after a wake-up 26532ed618SSoby Mathew * from standby/retention states at multiple power levels. 27532ed618SSoby Mathew ******************************************************************************/ 282b5e00d4SBoyan Karatotev static void psci_cpu_suspend_to_standby_finish(unsigned int end_pwrlvl, 2944ee7714SBoyan Karatotev psci_power_state_t *state_info) 30532ed618SSoby Mathew { 3161eae524SAchin Gupta /* 32532ed618SSoby Mathew * Plat. management: Allow the platform to do operations 33532ed618SSoby Mathew * on waking up from retention. 34532ed618SSoby Mathew */ 3544ee7714SBoyan Karatotev psci_plat_pm_ops->pwr_domain_suspend_finish(state_info); 36532ed618SSoby Mathew 370c836554SBoyan Karatotev /* This loses its meaning when not suspending, reset so it's correct for OFF */ 380c836554SBoyan Karatotev psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL); 39532ed618SSoby Mathew } 40532ed618SSoby Mathew 41532ed618SSoby Mathew /******************************************************************************* 42532ed618SSoby Mathew * This function does generic and platform specific suspend to power down 43532ed618SSoby Mathew * operations. 44532ed618SSoby Mathew ******************************************************************************/ 4583ec7e45SBoyan Karatotev static void psci_suspend_to_pwrdown_start(unsigned int idx, 4683ec7e45SBoyan Karatotev unsigned int end_pwrlvl, 472b5e00d4SBoyan Karatotev unsigned int max_off_lvl, 48621d64f8SAntonio Nino Diaz const psci_power_state_t *state_info) 49532ed618SSoby Mathew { 5083ec7e45SBoyan Karatotev PUBLISH_EVENT_ARG(psci_suspend_pwrdown_start, &idx); 517593252cSDimitris Papastamos 52606b7430SWing Li #if PSCI_OS_INIT_MODE 53606b7430SWing Li #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL 54606b7430SWing Li end_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL; 55606b7430SWing Li #else 56606b7430SWing Li end_pwrlvl = PLAT_MAX_PWR_LVL; 57606b7430SWing Li #endif 58606b7430SWing Li #endif 59606b7430SWing Li 60532ed618SSoby Mathew /* Save PSCI target power level for the suspend finisher handler */ 61532ed618SSoby Mathew psci_set_suspend_pwrlvl(end_pwrlvl); 62532ed618SSoby Mathew 63532ed618SSoby Mathew /* 64a10d3632SJeenu Viswambharan * Flush the target power level as it might be accessed on power up with 65532ed618SSoby Mathew * Data cache disabled. 66532ed618SSoby Mathew */ 67a10d3632SJeenu Viswambharan psci_flush_cpu_data(psci_svc_cpu_data.target_pwrlvl); 68532ed618SSoby Mathew 69532ed618SSoby Mathew /* 70532ed618SSoby Mathew * Call the cpu suspend handler registered by the Secure Payload 71532ed618SSoby Mathew * Dispatcher to let it do any book-keeping. If the handler encounters an 72532ed618SSoby Mathew * error, it's expected to assert within 73532ed618SSoby Mathew */ 74621d64f8SAntonio Nino Diaz if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend != NULL)) 75532ed618SSoby Mathew psci_spd_pm->svc_suspend(max_off_lvl); 76532ed618SSoby Mathew 771862d620SVarun Wadekar #if !HW_ASSISTED_COHERENCY 781862d620SVarun Wadekar /* 791862d620SVarun Wadekar * Plat. management: Allow the platform to perform any early 801862d620SVarun Wadekar * actions required to power down the CPU. This might be useful for 811862d620SVarun Wadekar * HW_ASSISTED_COHERENCY = 0 platforms that can safely perform these 821862d620SVarun Wadekar * actions with data caches enabled. 831862d620SVarun Wadekar */ 84621d64f8SAntonio Nino Diaz if (psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early != NULL) 851862d620SVarun Wadekar psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early(state_info); 861862d620SVarun Wadekar #endif 87532ed618SSoby Mathew /* 88b0408e87SJeenu Viswambharan * Arch. management. Initiate power down sequence. 89532ed618SSoby Mathew */ 902b5e00d4SBoyan Karatotev psci_pwrdown_cpu_start(max_off_lvl); 91532ed618SSoby Mathew } 92532ed618SSoby Mathew 93532ed618SSoby Mathew /******************************************************************************* 94532ed618SSoby Mathew * Top level handler which is called when a cpu wants to suspend its execution. 95532ed618SSoby Mathew * It is assumed that along with suspending the cpu power domain, power domains 96532ed618SSoby Mathew * at higher levels until the target power level will be suspended as well. It 97532ed618SSoby Mathew * coordinates with the platform to negotiate the target state for each of 98532ed618SSoby Mathew * the power domain level till the target power domain level. It then performs 99532ed618SSoby Mathew * generic, architectural, platform setup and state management required to 100532ed618SSoby Mathew * suspend that power domain level and power domain levels below it. 101532ed618SSoby Mathew * e.g. For a cpu that's to be suspended, it could mean programming the 102532ed618SSoby Mathew * power controller whereas for a cluster that's to be suspended, it will call 103532ed618SSoby Mathew * the platform specific code which will disable coherency at the interconnect 104532ed618SSoby Mathew * level if the cpu is the last in the cluster and also the program the power 105532ed618SSoby Mathew * controller. 106532ed618SSoby Mathew * 107532ed618SSoby Mathew * All the required parameter checks are performed at the beginning and after 108532ed618SSoby Mathew * the state transition has been done, no further error is expected and it is 109532ed618SSoby Mathew * not possible to undo any of the actions taken beyond that point. 110532ed618SSoby Mathew ******************************************************************************/ 1113b802105SBoyan Karatotev int psci_cpu_suspend_start(unsigned int idx, 112532ed618SSoby Mathew unsigned int end_pwrlvl, 113532ed618SSoby Mathew psci_power_state_t *state_info, 114532ed618SSoby Mathew unsigned int is_power_down_state) 115532ed618SSoby Mathew { 116606b7430SWing Li int rc = PSCI_E_SUCCESS; 11774d27d00SAndrew F. Davis unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; 1182b5e00d4SBoyan Karatotev unsigned int max_off_lvl = 0; 119532ed618SSoby Mathew 120532ed618SSoby Mathew /* 121532ed618SSoby Mathew * This function must only be called on platforms where the 122532ed618SSoby Mathew * CPU_SUSPEND platform hooks have been implemented. 123532ed618SSoby Mathew */ 124621d64f8SAntonio Nino Diaz assert((psci_plat_pm_ops->pwr_domain_suspend != NULL) && 125621d64f8SAntonio Nino Diaz (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL)); 126532ed618SSoby Mathew 12774d27d00SAndrew F. Davis /* Get the parent nodes */ 12874d27d00SAndrew F. Davis psci_get_parent_pwr_domain_nodes(idx, end_pwrlvl, parent_nodes); 12974d27d00SAndrew F. Davis 130532ed618SSoby Mathew /* 131532ed618SSoby Mathew * This function acquires the lock corresponding to each power 132532ed618SSoby Mathew * level so that by the time all locks are taken, the system topology 133532ed618SSoby Mathew * is snapshot and state management can be done safely. 134532ed618SSoby Mathew */ 13574d27d00SAndrew F. Davis psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes); 136532ed618SSoby Mathew 137532ed618SSoby Mathew /* 138532ed618SSoby Mathew * We check if there are any pending interrupts after the delay 139532ed618SSoby Mathew * introduced by lock contention to increase the chances of early 140532ed618SSoby Mathew * detection that a wake-up interrupt has fired. 141532ed618SSoby Mathew */ 142621d64f8SAntonio Nino Diaz if (read_isr_el1() != 0U) { 1430839cfc9SMaheedhar Bollapalli goto suspend_exit; 144532ed618SSoby Mathew } 145532ed618SSoby Mathew 146606b7430SWing Li #if PSCI_OS_INIT_MODE 147606b7430SWing Li if (psci_suspend_mode == OS_INIT) { 148606b7430SWing Li /* 149606b7430SWing Li * This function validates the requested state info for 150606b7430SWing Li * OS-initiated mode. 151606b7430SWing Li */ 1523b802105SBoyan Karatotev rc = psci_validate_state_coordination(idx, end_pwrlvl, state_info); 153606b7430SWing Li if (rc != PSCI_E_SUCCESS) { 1540839cfc9SMaheedhar Bollapalli goto suspend_exit; 155606b7430SWing Li } 156606b7430SWing Li } else { 157606b7430SWing Li #endif 158532ed618SSoby Mathew /* 159532ed618SSoby Mathew * This function is passed the requested state info and 160532ed618SSoby Mathew * it returns the negotiated state info for each power level upto 161532ed618SSoby Mathew * the end level specified. 162532ed618SSoby Mathew */ 1633b802105SBoyan Karatotev psci_do_state_coordination(idx, end_pwrlvl, state_info); 164606b7430SWing Li #if PSCI_OS_INIT_MODE 165606b7430SWing Li } 166606b7430SWing Li #endif 167532ed618SSoby Mathew 168d3488614SWing Li #if PSCI_OS_INIT_MODE 169d3488614SWing Li if (psci_plat_pm_ops->pwr_domain_validate_suspend != NULL) { 170d3488614SWing Li rc = psci_plat_pm_ops->pwr_domain_validate_suspend(state_info); 171d3488614SWing Li if (rc != PSCI_E_SUCCESS) { 1720839cfc9SMaheedhar Bollapalli goto suspend_exit; 173d3488614SWing Li } 174d3488614SWing Li } 175d3488614SWing Li #endif 176d3488614SWing Li 177d3488614SWing Li /* Update the target state in the power domain nodes */ 1783b802105SBoyan Karatotev psci_set_target_local_pwr_states(idx, end_pwrlvl, state_info); 179d3488614SWing Li 180532ed618SSoby Mathew #if ENABLE_PSCI_STAT 181532ed618SSoby Mathew /* Update the last cpu for each level till end_pwrlvl */ 1823b802105SBoyan Karatotev psci_stats_update_pwr_down(idx, end_pwrlvl, state_info); 183532ed618SSoby Mathew #endif 184532ed618SSoby Mathew 1852b5e00d4SBoyan Karatotev if (is_power_down_state != 0U) { 1862b5e00d4SBoyan Karatotev /* 1872b5e00d4SBoyan Karatotev * WHen CTX_INCLUDE_EL2_REGS is usnet, we're probably runnig 1882b5e00d4SBoyan Karatotev * with some SPD that assumes the core is going off so it 1892b5e00d4SBoyan Karatotev * doesn't bother saving NS's context. Do that here until we 1902b5e00d4SBoyan Karatotev * figure out a way to make this coherent. 1912b5e00d4SBoyan Karatotev */ 1922b5e00d4SBoyan Karatotev #if FEAT_PABANDON 1932b5e00d4SBoyan Karatotev #if !CTX_INCLUDE_EL2_REGS 1942b5e00d4SBoyan Karatotev cm_el1_sysregs_context_save(NON_SECURE); 1952b5e00d4SBoyan Karatotev #endif 1962b5e00d4SBoyan Karatotev #endif 1972b5e00d4SBoyan Karatotev max_off_lvl = psci_find_max_off_lvl(state_info); 198*ef738d19SManish Pandey psci_suspend_to_pwrdown_start(idx, end_pwrlvl, end_pwrlvl, state_info); 1992b5e00d4SBoyan Karatotev } 200532ed618SSoby Mathew 201532ed618SSoby Mathew /* 202532ed618SSoby Mathew * Plat. management: Allow the platform to perform the 203532ed618SSoby Mathew * necessary actions to turn off this cpu e.g. set the 204532ed618SSoby Mathew * platform defined mailbox with the psci entrypoint, 205532ed618SSoby Mathew * program the power controller etc. 206532ed618SSoby Mathew */ 207606b7430SWing Li 208532ed618SSoby Mathew psci_plat_pm_ops->pwr_domain_suspend(state_info); 209532ed618SSoby Mathew 210532ed618SSoby Mathew #if ENABLE_PSCI_STAT 21104c1db1eSdp-arm plat_psci_stat_accounting_start(state_info); 212532ed618SSoby Mathew #endif 213532ed618SSoby Mathew 214532ed618SSoby Mathew /* 215532ed618SSoby Mathew * Release the locks corresponding to each power level in the 216532ed618SSoby Mathew * reverse order to which they were acquired. 217532ed618SSoby Mathew */ 21874d27d00SAndrew F. Davis psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes); 21974d27d00SAndrew F. Davis 220872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 221872be88aSdp-arm /* 222872be88aSdp-arm * Update the timestamp with cache off. We assume this 223872be88aSdp-arm * timestamp can only be read from the current CPU and the 224872be88aSdp-arm * timestamp cache line will be flushed before return to 225872be88aSdp-arm * normal world on wakeup. 226872be88aSdp-arm */ 227872be88aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 228872be88aSdp-arm RT_INSTR_ENTER_HW_LOW_PWR, 229872be88aSdp-arm PMF_NO_CACHE_MAINT); 230872be88aSdp-arm #endif 231872be88aSdp-arm 2322b5e00d4SBoyan Karatotev if (is_power_down_state != 0U) { 233db5fe4f4SBoyan Karatotev if (psci_plat_pm_ops->pwr_domain_pwr_down != NULL) { 2342b5e00d4SBoyan Karatotev /* This function may not return */ 235db5fe4f4SBoyan Karatotev psci_plat_pm_ops->pwr_domain_pwr_down(state_info); 236532ed618SSoby Mathew } 237532ed618SSoby Mathew 2382b5e00d4SBoyan Karatotev psci_pwrdown_cpu_end_wakeup(max_off_lvl); 2392b5e00d4SBoyan Karatotev } else { 240532ed618SSoby Mathew /* 241532ed618SSoby Mathew * We will reach here if only retention/standby states have been 242532ed618SSoby Mathew * requested at multiple power levels. This means that the cpu 243532ed618SSoby Mathew * context will be preserved. 244532ed618SSoby Mathew */ 245532ed618SSoby Mathew wfi(); 2462b5e00d4SBoyan Karatotev } 247532ed618SSoby Mathew 248872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 249872be88aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 250872be88aSdp-arm RT_INSTR_EXIT_HW_LOW_PWR, 251872be88aSdp-arm PMF_NO_CACHE_MAINT); 252872be88aSdp-arm #endif 253872be88aSdp-arm 25444ee7714SBoyan Karatotev psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes); 25544ee7714SBoyan Karatotev /* 25644ee7714SBoyan Karatotev * Find out which retention states this CPU has exited from until the 25744ee7714SBoyan Karatotev * 'end_pwrlvl'. The exit retention state could be deeper than the entry 25844ee7714SBoyan Karatotev * state as a result of state coordination amongst other CPUs post wfi. 25944ee7714SBoyan Karatotev */ 2603b802105SBoyan Karatotev psci_get_target_local_pwr_states(idx, end_pwrlvl, state_info); 26144ee7714SBoyan Karatotev 26244ee7714SBoyan Karatotev #if ENABLE_PSCI_STAT 26344ee7714SBoyan Karatotev plat_psci_stat_accounting_stop(state_info); 2643b802105SBoyan Karatotev psci_stats_update_pwr_up(idx, end_pwrlvl, state_info); 26544ee7714SBoyan Karatotev #endif 26644ee7714SBoyan Karatotev 267532ed618SSoby Mathew /* 2682b5e00d4SBoyan Karatotev * Waking up means we've retained all context. Call the finishers to put 2692b5e00d4SBoyan Karatotev * the system back to a usable state. 270532ed618SSoby Mathew */ 2712b5e00d4SBoyan Karatotev if (is_power_down_state != 0U) { 2722b5e00d4SBoyan Karatotev #if FEAT_PABANDON 2732b5e00d4SBoyan Karatotev psci_cpu_suspend_to_powerdown_finish(idx, max_off_lvl, state_info); 2742b5e00d4SBoyan Karatotev 2752b5e00d4SBoyan Karatotev #if !CTX_INCLUDE_EL2_REGS 2762b5e00d4SBoyan Karatotev cm_el1_sysregs_context_restore(NON_SECURE); 2772b5e00d4SBoyan Karatotev #endif 2782b5e00d4SBoyan Karatotev #endif 2792b5e00d4SBoyan Karatotev } else { 2802b5e00d4SBoyan Karatotev psci_cpu_suspend_to_standby_finish(end_pwrlvl, state_info); 2812b5e00d4SBoyan Karatotev } 28244ee7714SBoyan Karatotev 28344ee7714SBoyan Karatotev /* 28444ee7714SBoyan Karatotev * Set the requested and target state of this CPU and all the higher 28544ee7714SBoyan Karatotev * power domain levels for this CPU to run. 28644ee7714SBoyan Karatotev */ 2873b802105SBoyan Karatotev psci_set_pwr_domains_to_run(idx, end_pwrlvl); 28844ee7714SBoyan Karatotev 2890839cfc9SMaheedhar Bollapalli suspend_exit: 29044ee7714SBoyan Karatotev psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes); 291606b7430SWing Li 292606b7430SWing Li return rc; 293532ed618SSoby Mathew } 294532ed618SSoby Mathew 295532ed618SSoby Mathew /******************************************************************************* 296532ed618SSoby Mathew * The following functions finish an earlier suspend request. They 297532ed618SSoby Mathew * are called by the common finisher routine in psci_common.c. The `state_info` 298532ed618SSoby Mathew * is the psci_power_state from which this CPU has woken up from. 299532ed618SSoby Mathew ******************************************************************************/ 3002b5e00d4SBoyan Karatotev void psci_cpu_suspend_to_powerdown_finish(unsigned int cpu_idx, unsigned int max_off_lvl, const psci_power_state_t *state_info) 301532ed618SSoby Mathew { 302532ed618SSoby Mathew unsigned int counter_freq; 303532ed618SSoby Mathew 304532ed618SSoby Mathew /* Ensure we have been woken up from a suspended state */ 305621d64f8SAntonio Nino Diaz assert((psci_get_aff_info_state() == AFF_STATE_ON) && 306621d64f8SAntonio Nino Diaz (is_local_state_off( 307621d64f8SAntonio Nino Diaz state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]) != 0)); 308532ed618SSoby Mathew 309532ed618SSoby Mathew /* 310532ed618SSoby Mathew * Plat. management: Perform the platform specific actions 311532ed618SSoby Mathew * before we change the state of the cpu e.g. enabling the 312532ed618SSoby Mathew * gic or zeroing the mailbox register. If anything goes 313532ed618SSoby Mathew * wrong then assert as there is no way to recover from this 314532ed618SSoby Mathew * situation. 315532ed618SSoby Mathew */ 316532ed618SSoby Mathew psci_plat_pm_ops->pwr_domain_suspend_finish(state_info); 317532ed618SSoby Mathew 318bcc3c49cSSoby Mathew #if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) 319b0408e87SJeenu Viswambharan /* Arch. management: Enable the data cache, stack memory maintenance. */ 320532ed618SSoby Mathew psci_do_pwrup_cache_maintenance(); 321b0408e87SJeenu Viswambharan #endif 322532ed618SSoby Mathew 323532ed618SSoby Mathew /* Re-init the cntfrq_el0 register */ 324532ed618SSoby Mathew counter_freq = plat_get_syscnt_freq2(); 325532ed618SSoby Mathew write_cntfrq_el0(counter_freq); 326532ed618SSoby Mathew 327ed108b56SAlexei Fedorov #if ENABLE_PAUTH 328ed108b56SAlexei Fedorov /* Store APIAKey_EL1 key */ 329ed108b56SAlexei Fedorov set_cpu_data(apiakey[0], read_apiakeylo_el1()); 330ed108b56SAlexei Fedorov set_cpu_data(apiakey[1], read_apiakeyhi_el1()); 331ed108b56SAlexei Fedorov #endif /* ENABLE_PAUTH */ 332ed108b56SAlexei Fedorov 333532ed618SSoby Mathew /* 334532ed618SSoby Mathew * Call the cpu suspend finish handler registered by the Secure Payload 335532ed618SSoby Mathew * Dispatcher to let it do any bookeeping. If the handler encounters an 336532ed618SSoby Mathew * error, it's expected to assert within 337532ed618SSoby Mathew */ 338621d64f8SAntonio Nino Diaz if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend_finish != NULL)) { 339532ed618SSoby Mathew psci_spd_pm->svc_suspend_finish(max_off_lvl); 340532ed618SSoby Mathew } 341532ed618SSoby Mathew 3420c836554SBoyan Karatotev /* This loses its meaning when not suspending, reset so it's correct for OFF */ 3430c836554SBoyan Karatotev psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL); 344532ed618SSoby Mathew 34583ec7e45SBoyan Karatotev PUBLISH_EVENT_ARG(psci_suspend_pwrdown_finish, &cpu_idx); 346532ed618SSoby Mathew } 347