1532ed618SSoby Mathew /* 244ee7714SBoyan Karatotev * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <stddef.h> 909d40e0eSAntonio Nino Diaz 10532ed618SSoby Mathew #include <arch.h> 11532ed618SSoby Mathew #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 14532ed618SSoby Mathew #include <context.h> 1509d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 1609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/cpu_data.h> 1709d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 1809d40e0eSAntonio Nino Diaz #include <lib/pmf/pmf.h> 1909d40e0eSAntonio Nino Diaz #include <lib/runtime_instr.h> 2009d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2109d40e0eSAntonio Nino Diaz 22532ed618SSoby Mathew #include "psci_private.h" 23532ed618SSoby Mathew 24532ed618SSoby Mathew /******************************************************************************* 25532ed618SSoby Mathew * This function does generic and platform specific operations after a wake-up 26532ed618SSoby Mathew * from standby/retention states at multiple power levels. 27532ed618SSoby Mathew ******************************************************************************/ 282b5e00d4SBoyan Karatotev static void psci_cpu_suspend_to_standby_finish(unsigned int end_pwrlvl, 2944ee7714SBoyan Karatotev psci_power_state_t *state_info) 30532ed618SSoby Mathew { 3161eae524SAchin Gupta /* 32532ed618SSoby Mathew * Plat. management: Allow the platform to do operations 33532ed618SSoby Mathew * on waking up from retention. 34532ed618SSoby Mathew */ 3544ee7714SBoyan Karatotev psci_plat_pm_ops->pwr_domain_suspend_finish(state_info); 36532ed618SSoby Mathew 370c836554SBoyan Karatotev /* This loses its meaning when not suspending, reset so it's correct for OFF */ 380c836554SBoyan Karatotev psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL); 39532ed618SSoby Mathew } 40532ed618SSoby Mathew 41532ed618SSoby Mathew /******************************************************************************* 42532ed618SSoby Mathew * This function does generic and platform specific suspend to power down 43532ed618SSoby Mathew * operations. 44532ed618SSoby Mathew ******************************************************************************/ 45532ed618SSoby Mathew static void psci_suspend_to_pwrdown_start(unsigned int end_pwrlvl, 462b5e00d4SBoyan Karatotev unsigned int max_off_lvl, 47621d64f8SAntonio Nino Diaz const entry_point_info_t *ep, 48621d64f8SAntonio Nino Diaz const psci_power_state_t *state_info) 49532ed618SSoby Mathew { 507593252cSDimitris Papastamos PUBLISH_EVENT(psci_suspend_pwrdown_start); 517593252cSDimitris Papastamos 52606b7430SWing Li #if PSCI_OS_INIT_MODE 53606b7430SWing Li #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL 54606b7430SWing Li end_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL; 55606b7430SWing Li #else 56606b7430SWing Li end_pwrlvl = PLAT_MAX_PWR_LVL; 57606b7430SWing Li #endif 58606b7430SWing Li #endif 59606b7430SWing Li 60532ed618SSoby Mathew /* Save PSCI target power level for the suspend finisher handler */ 61532ed618SSoby Mathew psci_set_suspend_pwrlvl(end_pwrlvl); 62532ed618SSoby Mathew 63532ed618SSoby Mathew /* 64a10d3632SJeenu Viswambharan * Flush the target power level as it might be accessed on power up with 65532ed618SSoby Mathew * Data cache disabled. 66532ed618SSoby Mathew */ 67a10d3632SJeenu Viswambharan psci_flush_cpu_data(psci_svc_cpu_data.target_pwrlvl); 68532ed618SSoby Mathew 69532ed618SSoby Mathew /* 70532ed618SSoby Mathew * Call the cpu suspend handler registered by the Secure Payload 71532ed618SSoby Mathew * Dispatcher to let it do any book-keeping. If the handler encounters an 72532ed618SSoby Mathew * error, it's expected to assert within 73532ed618SSoby Mathew */ 74621d64f8SAntonio Nino Diaz if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend != NULL)) 75532ed618SSoby Mathew psci_spd_pm->svc_suspend(max_off_lvl); 76532ed618SSoby Mathew 771862d620SVarun Wadekar #if !HW_ASSISTED_COHERENCY 781862d620SVarun Wadekar /* 791862d620SVarun Wadekar * Plat. management: Allow the platform to perform any early 801862d620SVarun Wadekar * actions required to power down the CPU. This might be useful for 811862d620SVarun Wadekar * HW_ASSISTED_COHERENCY = 0 platforms that can safely perform these 821862d620SVarun Wadekar * actions with data caches enabled. 831862d620SVarun Wadekar */ 84621d64f8SAntonio Nino Diaz if (psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early != NULL) 851862d620SVarun Wadekar psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early(state_info); 861862d620SVarun Wadekar #endif 871862d620SVarun Wadekar 88532ed618SSoby Mathew /* 89532ed618SSoby Mathew * Store the re-entry information for the non-secure world. 90532ed618SSoby Mathew */ 91532ed618SSoby Mathew cm_init_my_context(ep); 92532ed618SSoby Mathew 93532ed618SSoby Mathew /* 94b0408e87SJeenu Viswambharan * Arch. management. Initiate power down sequence. 95532ed618SSoby Mathew */ 962b5e00d4SBoyan Karatotev psci_pwrdown_cpu_start(max_off_lvl); 97532ed618SSoby Mathew } 98532ed618SSoby Mathew 99532ed618SSoby Mathew /******************************************************************************* 100532ed618SSoby Mathew * Top level handler which is called when a cpu wants to suspend its execution. 101532ed618SSoby Mathew * It is assumed that along with suspending the cpu power domain, power domains 102532ed618SSoby Mathew * at higher levels until the target power level will be suspended as well. It 103532ed618SSoby Mathew * coordinates with the platform to negotiate the target state for each of 104532ed618SSoby Mathew * the power domain level till the target power domain level. It then performs 105532ed618SSoby Mathew * generic, architectural, platform setup and state management required to 106532ed618SSoby Mathew * suspend that power domain level and power domain levels below it. 107532ed618SSoby Mathew * e.g. For a cpu that's to be suspended, it could mean programming the 108532ed618SSoby Mathew * power controller whereas for a cluster that's to be suspended, it will call 109532ed618SSoby Mathew * the platform specific code which will disable coherency at the interconnect 110532ed618SSoby Mathew * level if the cpu is the last in the cluster and also the program the power 111532ed618SSoby Mathew * controller. 112532ed618SSoby Mathew * 113532ed618SSoby Mathew * All the required parameter checks are performed at the beginning and after 114532ed618SSoby Mathew * the state transition has been done, no further error is expected and it is 115532ed618SSoby Mathew * not possible to undo any of the actions taken beyond that point. 116532ed618SSoby Mathew ******************************************************************************/ 1173b802105SBoyan Karatotev int psci_cpu_suspend_start(unsigned int idx, 1183b802105SBoyan Karatotev const entry_point_info_t *ep, 119532ed618SSoby Mathew unsigned int end_pwrlvl, 120532ed618SSoby Mathew psci_power_state_t *state_info, 121532ed618SSoby Mathew unsigned int is_power_down_state) 122532ed618SSoby Mathew { 123606b7430SWing Li int rc = PSCI_E_SUCCESS; 12474d27d00SAndrew F. Davis unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; 1252b5e00d4SBoyan Karatotev unsigned int max_off_lvl = 0; 1262b5e00d4SBoyan Karatotev #if FEAT_PABANDON 1272b5e00d4SBoyan Karatotev cpu_context_t *ctx = cm_get_context(NON_SECURE); 1282b5e00d4SBoyan Karatotev cpu_context_t old_ctx; 1292b5e00d4SBoyan Karatotev #endif 130532ed618SSoby Mathew 131532ed618SSoby Mathew /* 132532ed618SSoby Mathew * This function must only be called on platforms where the 133532ed618SSoby Mathew * CPU_SUSPEND platform hooks have been implemented. 134532ed618SSoby Mathew */ 135621d64f8SAntonio Nino Diaz assert((psci_plat_pm_ops->pwr_domain_suspend != NULL) && 136621d64f8SAntonio Nino Diaz (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL)); 137532ed618SSoby Mathew 13874d27d00SAndrew F. Davis /* Get the parent nodes */ 13974d27d00SAndrew F. Davis psci_get_parent_pwr_domain_nodes(idx, end_pwrlvl, parent_nodes); 14074d27d00SAndrew F. Davis 141532ed618SSoby Mathew /* 142532ed618SSoby Mathew * This function acquires the lock corresponding to each power 143532ed618SSoby Mathew * level so that by the time all locks are taken, the system topology 144532ed618SSoby Mathew * is snapshot and state management can be done safely. 145532ed618SSoby Mathew */ 14674d27d00SAndrew F. Davis psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes); 147532ed618SSoby Mathew 148532ed618SSoby Mathew /* 149532ed618SSoby Mathew * We check if there are any pending interrupts after the delay 150532ed618SSoby Mathew * introduced by lock contention to increase the chances of early 151532ed618SSoby Mathew * detection that a wake-up interrupt has fired. 152532ed618SSoby Mathew */ 153621d64f8SAntonio Nino Diaz if (read_isr_el1() != 0U) { 154532ed618SSoby Mathew goto exit; 155532ed618SSoby Mathew } 156532ed618SSoby Mathew 157606b7430SWing Li #if PSCI_OS_INIT_MODE 158606b7430SWing Li if (psci_suspend_mode == OS_INIT) { 159606b7430SWing Li /* 160606b7430SWing Li * This function validates the requested state info for 161606b7430SWing Li * OS-initiated mode. 162606b7430SWing Li */ 1633b802105SBoyan Karatotev rc = psci_validate_state_coordination(idx, end_pwrlvl, state_info); 164606b7430SWing Li if (rc != PSCI_E_SUCCESS) { 165606b7430SWing Li goto exit; 166606b7430SWing Li } 167606b7430SWing Li } else { 168606b7430SWing Li #endif 169532ed618SSoby Mathew /* 170532ed618SSoby Mathew * This function is passed the requested state info and 171532ed618SSoby Mathew * it returns the negotiated state info for each power level upto 172532ed618SSoby Mathew * the end level specified. 173532ed618SSoby Mathew */ 1743b802105SBoyan Karatotev psci_do_state_coordination(idx, end_pwrlvl, state_info); 175606b7430SWing Li #if PSCI_OS_INIT_MODE 176606b7430SWing Li } 177606b7430SWing Li #endif 178532ed618SSoby Mathew 179d3488614SWing Li #if PSCI_OS_INIT_MODE 180d3488614SWing Li if (psci_plat_pm_ops->pwr_domain_validate_suspend != NULL) { 181d3488614SWing Li rc = psci_plat_pm_ops->pwr_domain_validate_suspend(state_info); 182d3488614SWing Li if (rc != PSCI_E_SUCCESS) { 183d3488614SWing Li goto exit; 184d3488614SWing Li } 185d3488614SWing Li } 186d3488614SWing Li #endif 187d3488614SWing Li 188d3488614SWing Li /* Update the target state in the power domain nodes */ 1893b802105SBoyan Karatotev psci_set_target_local_pwr_states(idx, end_pwrlvl, state_info); 190d3488614SWing Li 191532ed618SSoby Mathew #if ENABLE_PSCI_STAT 192532ed618SSoby Mathew /* Update the last cpu for each level till end_pwrlvl */ 1933b802105SBoyan Karatotev psci_stats_update_pwr_down(idx, end_pwrlvl, state_info); 194532ed618SSoby Mathew #endif 195532ed618SSoby Mathew 1962b5e00d4SBoyan Karatotev if (is_power_down_state != 0U) { 1972b5e00d4SBoyan Karatotev /* 1982b5e00d4SBoyan Karatotev * WHen CTX_INCLUDE_EL2_REGS is usnet, we're probably runnig 1992b5e00d4SBoyan Karatotev * with some SPD that assumes the core is going off so it 2002b5e00d4SBoyan Karatotev * doesn't bother saving NS's context. Do that here until we 2012b5e00d4SBoyan Karatotev * figure out a way to make this coherent. 2022b5e00d4SBoyan Karatotev */ 2032b5e00d4SBoyan Karatotev #if FEAT_PABANDON 2042b5e00d4SBoyan Karatotev #if !CTX_INCLUDE_EL2_REGS 2052b5e00d4SBoyan Karatotev cm_el1_sysregs_context_save(NON_SECURE); 2062b5e00d4SBoyan Karatotev #endif 2072b5e00d4SBoyan Karatotev /* 2082b5e00d4SBoyan Karatotev * when the core wakes it expects its context to already be in 2092b5e00d4SBoyan Karatotev * place so we must overwrite it before powerdown. But if 2102b5e00d4SBoyan Karatotev * powerdown never happens we want the old context. Save it in 2112b5e00d4SBoyan Karatotev * case we wake up. EL2/El1 will not be touched by PSCI so don't 2122b5e00d4SBoyan Karatotev * copy */ 2132b5e00d4SBoyan Karatotev memcpy(&ctx->gpregs_ctx, &old_ctx.gpregs_ctx, sizeof(gp_regs_t)); 2142b5e00d4SBoyan Karatotev memcpy(&ctx->el3state_ctx, &old_ctx.el3state_ctx, sizeof(el3_state_t)); 2152b5e00d4SBoyan Karatotev #if DYNAMIC_WORKAROUND_CVE_2018_3639 2162b5e00d4SBoyan Karatotev memcpy(&ctx->cve_2018_3639_ctx, &old_ctx.cve_2018_3639_ctx, sizeof(cve_2018_3639_t)); 2172b5e00d4SBoyan Karatotev #endif 2182b5e00d4SBoyan Karatotev #if ERRATA_SPECULATIVE_AT 2192b5e00d4SBoyan Karatotev memcpy(&ctx->errata_speculative_at_ctx, &old_ctx.errata_speculative_at_ctx, sizeof(errata_speculative_at_t)); 2202b5e00d4SBoyan Karatotev #endif 2212b5e00d4SBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS 2222b5e00d4SBoyan Karatotev memcpy(&ctx->pauth_ctx, &old_ctx.pauth_ctx, sizeof(pauth_t)); 2232b5e00d4SBoyan Karatotev #endif 2242b5e00d4SBoyan Karatotev #endif 2252b5e00d4SBoyan Karatotev max_off_lvl = psci_find_max_off_lvl(state_info); 2262b5e00d4SBoyan Karatotev psci_suspend_to_pwrdown_start(end_pwrlvl, max_off_lvl, ep, state_info); 2272b5e00d4SBoyan Karatotev } 228532ed618SSoby Mathew 229532ed618SSoby Mathew /* 230532ed618SSoby Mathew * Plat. management: Allow the platform to perform the 231532ed618SSoby Mathew * necessary actions to turn off this cpu e.g. set the 232532ed618SSoby Mathew * platform defined mailbox with the psci entrypoint, 233532ed618SSoby Mathew * program the power controller etc. 234532ed618SSoby Mathew */ 235606b7430SWing Li 236532ed618SSoby Mathew psci_plat_pm_ops->pwr_domain_suspend(state_info); 237532ed618SSoby Mathew 238532ed618SSoby Mathew #if ENABLE_PSCI_STAT 23904c1db1eSdp-arm plat_psci_stat_accounting_start(state_info); 240532ed618SSoby Mathew #endif 241532ed618SSoby Mathew 242532ed618SSoby Mathew /* 243532ed618SSoby Mathew * Release the locks corresponding to each power level in the 244532ed618SSoby Mathew * reverse order to which they were acquired. 245532ed618SSoby Mathew */ 24674d27d00SAndrew F. Davis psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes); 24774d27d00SAndrew F. Davis 248872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 249872be88aSdp-arm /* 250872be88aSdp-arm * Update the timestamp with cache off. We assume this 251872be88aSdp-arm * timestamp can only be read from the current CPU and the 252872be88aSdp-arm * timestamp cache line will be flushed before return to 253872be88aSdp-arm * normal world on wakeup. 254872be88aSdp-arm */ 255872be88aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 256872be88aSdp-arm RT_INSTR_ENTER_HW_LOW_PWR, 257872be88aSdp-arm PMF_NO_CACHE_MAINT); 258872be88aSdp-arm #endif 259872be88aSdp-arm 2602b5e00d4SBoyan Karatotev if (is_power_down_state != 0U) { 261*db5fe4f4SBoyan Karatotev if (psci_plat_pm_ops->pwr_domain_pwr_down != NULL) { 2622b5e00d4SBoyan Karatotev /* This function may not return */ 263*db5fe4f4SBoyan Karatotev psci_plat_pm_ops->pwr_domain_pwr_down(state_info); 264532ed618SSoby Mathew } 265532ed618SSoby Mathew 2662b5e00d4SBoyan Karatotev psci_pwrdown_cpu_end_wakeup(max_off_lvl); 2672b5e00d4SBoyan Karatotev } else { 268532ed618SSoby Mathew /* 269532ed618SSoby Mathew * We will reach here if only retention/standby states have been 270532ed618SSoby Mathew * requested at multiple power levels. This means that the cpu 271532ed618SSoby Mathew * context will be preserved. 272532ed618SSoby Mathew */ 273532ed618SSoby Mathew wfi(); 2742b5e00d4SBoyan Karatotev } 275532ed618SSoby Mathew 276872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 277872be88aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 278872be88aSdp-arm RT_INSTR_EXIT_HW_LOW_PWR, 279872be88aSdp-arm PMF_NO_CACHE_MAINT); 280872be88aSdp-arm #endif 281872be88aSdp-arm 28244ee7714SBoyan Karatotev psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes); 28344ee7714SBoyan Karatotev /* 28444ee7714SBoyan Karatotev * Find out which retention states this CPU has exited from until the 28544ee7714SBoyan Karatotev * 'end_pwrlvl'. The exit retention state could be deeper than the entry 28644ee7714SBoyan Karatotev * state as a result of state coordination amongst other CPUs post wfi. 28744ee7714SBoyan Karatotev */ 2883b802105SBoyan Karatotev psci_get_target_local_pwr_states(idx, end_pwrlvl, state_info); 28944ee7714SBoyan Karatotev 29044ee7714SBoyan Karatotev #if ENABLE_PSCI_STAT 29144ee7714SBoyan Karatotev plat_psci_stat_accounting_stop(state_info); 2923b802105SBoyan Karatotev psci_stats_update_pwr_up(idx, end_pwrlvl, state_info); 29344ee7714SBoyan Karatotev #endif 29444ee7714SBoyan Karatotev 295532ed618SSoby Mathew /* 2962b5e00d4SBoyan Karatotev * Waking up means we've retained all context. Call the finishers to put 2972b5e00d4SBoyan Karatotev * the system back to a usable state. 298532ed618SSoby Mathew */ 2992b5e00d4SBoyan Karatotev if (is_power_down_state != 0U) { 3002b5e00d4SBoyan Karatotev #if FEAT_PABANDON 3012b5e00d4SBoyan Karatotev psci_cpu_suspend_to_powerdown_finish(idx, max_off_lvl, state_info); 3022b5e00d4SBoyan Karatotev 3032b5e00d4SBoyan Karatotev /* we overwrote context ourselves, put it back */ 3042b5e00d4SBoyan Karatotev memcpy(&ctx->gpregs_ctx, &old_ctx.gpregs_ctx, sizeof(gp_regs_t)); 3052b5e00d4SBoyan Karatotev memcpy(&ctx->el3state_ctx, &old_ctx.el3state_ctx, sizeof(el3_state_t)); 3062b5e00d4SBoyan Karatotev #if DYNAMIC_WORKAROUND_CVE_2018_3639 3072b5e00d4SBoyan Karatotev memcpy(&ctx->cve_2018_3639_ctx, &old_ctx.cve_2018_3639_ctx, sizeof(cve_2018_3639_t)); 3082b5e00d4SBoyan Karatotev #endif 3092b5e00d4SBoyan Karatotev #if ERRATA_SPECULATIVE_AT 3102b5e00d4SBoyan Karatotev memcpy(&ctx->errata_speculative_at_ctx, &old_ctx.errata_speculative_at_ctx, sizeof(errata_speculative_at_t)); 3112b5e00d4SBoyan Karatotev #endif 3122b5e00d4SBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS 3132b5e00d4SBoyan Karatotev memcpy(&ctx->pauth_ctx, &old_ctx.pauth_ctx, sizeof(pauth_t)); 3142b5e00d4SBoyan Karatotev #endif 3152b5e00d4SBoyan Karatotev #if !CTX_INCLUDE_EL2_REGS 3162b5e00d4SBoyan Karatotev cm_el1_sysregs_context_restore(NON_SECURE); 3172b5e00d4SBoyan Karatotev #endif 3182b5e00d4SBoyan Karatotev #endif 3192b5e00d4SBoyan Karatotev } else { 3202b5e00d4SBoyan Karatotev psci_cpu_suspend_to_standby_finish(end_pwrlvl, state_info); 3212b5e00d4SBoyan Karatotev } 32244ee7714SBoyan Karatotev 32344ee7714SBoyan Karatotev /* 32444ee7714SBoyan Karatotev * Set the requested and target state of this CPU and all the higher 32544ee7714SBoyan Karatotev * power domain levels for this CPU to run. 32644ee7714SBoyan Karatotev */ 3273b802105SBoyan Karatotev psci_set_pwr_domains_to_run(idx, end_pwrlvl); 32844ee7714SBoyan Karatotev 329dc0bf486SBoyan Karatotev exit: 33044ee7714SBoyan Karatotev psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes); 331606b7430SWing Li 332606b7430SWing Li return rc; 333532ed618SSoby Mathew } 334532ed618SSoby Mathew 335532ed618SSoby Mathew /******************************************************************************* 336532ed618SSoby Mathew * The following functions finish an earlier suspend request. They 337532ed618SSoby Mathew * are called by the common finisher routine in psci_common.c. The `state_info` 338532ed618SSoby Mathew * is the psci_power_state from which this CPU has woken up from. 339532ed618SSoby Mathew ******************************************************************************/ 3402b5e00d4SBoyan Karatotev void psci_cpu_suspend_to_powerdown_finish(unsigned int cpu_idx, unsigned int max_off_lvl, const psci_power_state_t *state_info) 341532ed618SSoby Mathew { 342532ed618SSoby Mathew unsigned int counter_freq; 343532ed618SSoby Mathew 344532ed618SSoby Mathew /* Ensure we have been woken up from a suspended state */ 345621d64f8SAntonio Nino Diaz assert((psci_get_aff_info_state() == AFF_STATE_ON) && 346621d64f8SAntonio Nino Diaz (is_local_state_off( 347621d64f8SAntonio Nino Diaz state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]) != 0)); 348532ed618SSoby Mathew 349532ed618SSoby Mathew /* 350532ed618SSoby Mathew * Plat. management: Perform the platform specific actions 351532ed618SSoby Mathew * before we change the state of the cpu e.g. enabling the 352532ed618SSoby Mathew * gic or zeroing the mailbox register. If anything goes 353532ed618SSoby Mathew * wrong then assert as there is no way to recover from this 354532ed618SSoby Mathew * situation. 355532ed618SSoby Mathew */ 356532ed618SSoby Mathew psci_plat_pm_ops->pwr_domain_suspend_finish(state_info); 357532ed618SSoby Mathew 358bcc3c49cSSoby Mathew #if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) 359b0408e87SJeenu Viswambharan /* Arch. management: Enable the data cache, stack memory maintenance. */ 360532ed618SSoby Mathew psci_do_pwrup_cache_maintenance(); 361b0408e87SJeenu Viswambharan #endif 362532ed618SSoby Mathew 363532ed618SSoby Mathew /* Re-init the cntfrq_el0 register */ 364532ed618SSoby Mathew counter_freq = plat_get_syscnt_freq2(); 365532ed618SSoby Mathew write_cntfrq_el0(counter_freq); 366532ed618SSoby Mathew 367ed108b56SAlexei Fedorov #if ENABLE_PAUTH 368ed108b56SAlexei Fedorov /* Store APIAKey_EL1 key */ 369ed108b56SAlexei Fedorov set_cpu_data(apiakey[0], read_apiakeylo_el1()); 370ed108b56SAlexei Fedorov set_cpu_data(apiakey[1], read_apiakeyhi_el1()); 371ed108b56SAlexei Fedorov #endif /* ENABLE_PAUTH */ 372ed108b56SAlexei Fedorov 373532ed618SSoby Mathew /* 374532ed618SSoby Mathew * Call the cpu suspend finish handler registered by the Secure Payload 375532ed618SSoby Mathew * Dispatcher to let it do any bookeeping. If the handler encounters an 376532ed618SSoby Mathew * error, it's expected to assert within 377532ed618SSoby Mathew */ 378621d64f8SAntonio Nino Diaz if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend_finish != NULL)) { 379532ed618SSoby Mathew psci_spd_pm->svc_suspend_finish(max_off_lvl); 380532ed618SSoby Mathew } 381532ed618SSoby Mathew 3820c836554SBoyan Karatotev /* This loses its meaning when not suspending, reset so it's correct for OFF */ 3830c836554SBoyan Karatotev psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL); 384532ed618SSoby Mathew 3857593252cSDimitris Papastamos PUBLISH_EVENT(psci_suspend_pwrdown_finish); 386532ed618SSoby Mathew } 387