1532ed618SSoby Mathew /* 28b95e848SZelalem Aweke * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <stddef.h> 909d40e0eSAntonio Nino Diaz 10532ed618SSoby Mathew #include <arch.h> 11532ed618SSoby Mathew #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 14532ed618SSoby Mathew #include <context.h> 1509d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 1609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/cpu_data.h> 1709d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 1809d40e0eSAntonio Nino Diaz #include <lib/pmf/pmf.h> 1909d40e0eSAntonio Nino Diaz #include <lib/runtime_instr.h> 2009d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2109d40e0eSAntonio Nino Diaz 22532ed618SSoby Mathew #include "psci_private.h" 23532ed618SSoby Mathew 24532ed618SSoby Mathew /******************************************************************************* 25532ed618SSoby Mathew * This function does generic and platform specific operations after a wake-up 26532ed618SSoby Mathew * from standby/retention states at multiple power levels. 27532ed618SSoby Mathew ******************************************************************************/ 285b33ad17SDeepika Bhavnani static void psci_suspend_to_standby_finisher(unsigned int cpu_idx, 29532ed618SSoby Mathew unsigned int end_pwrlvl) 30532ed618SSoby Mathew { 3174d27d00SAndrew F. Davis unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; 3261eae524SAchin Gupta psci_power_state_t state_info; 3361eae524SAchin Gupta 3474d27d00SAndrew F. Davis /* Get the parent nodes */ 3574d27d00SAndrew F. Davis psci_get_parent_pwr_domain_nodes(cpu_idx, end_pwrlvl, parent_nodes); 3674d27d00SAndrew F. Davis 3774d27d00SAndrew F. Davis psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes); 38532ed618SSoby Mathew 39532ed618SSoby Mathew /* 4061eae524SAchin Gupta * Find out which retention states this CPU has exited from until the 4161eae524SAchin Gupta * 'end_pwrlvl'. The exit retention state could be deeper than the entry 4261eae524SAchin Gupta * state as a result of state coordination amongst other CPUs post wfi. 4361eae524SAchin Gupta */ 4461eae524SAchin Gupta psci_get_target_local_pwr_states(end_pwrlvl, &state_info); 4561eae524SAchin Gupta 46bfc87a8dSSoby Mathew #if ENABLE_PSCI_STAT 47bfc87a8dSSoby Mathew plat_psci_stat_accounting_stop(&state_info); 48bfc87a8dSSoby Mathew psci_stats_update_pwr_up(end_pwrlvl, &state_info); 49bfc87a8dSSoby Mathew #endif 50bfc87a8dSSoby Mathew 5161eae524SAchin Gupta /* 52532ed618SSoby Mathew * Plat. management: Allow the platform to do operations 53532ed618SSoby Mathew * on waking up from retention. 54532ed618SSoby Mathew */ 5561eae524SAchin Gupta psci_plat_pm_ops->pwr_domain_suspend_finish(&state_info); 56532ed618SSoby Mathew 57532ed618SSoby Mathew /* 58532ed618SSoby Mathew * Set the requested and target state of this CPU and all the higher 59532ed618SSoby Mathew * power domain levels for this CPU to run. 60532ed618SSoby Mathew */ 61532ed618SSoby Mathew psci_set_pwr_domains_to_run(end_pwrlvl); 62532ed618SSoby Mathew 6374d27d00SAndrew F. Davis psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes); 64532ed618SSoby Mathew } 65532ed618SSoby Mathew 66532ed618SSoby Mathew /******************************************************************************* 67532ed618SSoby Mathew * This function does generic and platform specific suspend to power down 68532ed618SSoby Mathew * operations. 69532ed618SSoby Mathew ******************************************************************************/ 70532ed618SSoby Mathew static void psci_suspend_to_pwrdown_start(unsigned int end_pwrlvl, 71621d64f8SAntonio Nino Diaz const entry_point_info_t *ep, 72621d64f8SAntonio Nino Diaz const psci_power_state_t *state_info) 73532ed618SSoby Mathew { 74532ed618SSoby Mathew unsigned int max_off_lvl = psci_find_max_off_lvl(state_info); 75532ed618SSoby Mathew 767593252cSDimitris Papastamos PUBLISH_EVENT(psci_suspend_pwrdown_start); 777593252cSDimitris Papastamos 78606b7430SWing Li #if PSCI_OS_INIT_MODE 79606b7430SWing Li #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL 80606b7430SWing Li end_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL; 81606b7430SWing Li #else 82606b7430SWing Li end_pwrlvl = PLAT_MAX_PWR_LVL; 83606b7430SWing Li #endif 84606b7430SWing Li #endif 85606b7430SWing Li 86532ed618SSoby Mathew /* Save PSCI target power level for the suspend finisher handler */ 87532ed618SSoby Mathew psci_set_suspend_pwrlvl(end_pwrlvl); 88532ed618SSoby Mathew 89532ed618SSoby Mathew /* 90a10d3632SJeenu Viswambharan * Flush the target power level as it might be accessed on power up with 91532ed618SSoby Mathew * Data cache disabled. 92532ed618SSoby Mathew */ 93a10d3632SJeenu Viswambharan psci_flush_cpu_data(psci_svc_cpu_data.target_pwrlvl); 94532ed618SSoby Mathew 95532ed618SSoby Mathew /* 96532ed618SSoby Mathew * Call the cpu suspend handler registered by the Secure Payload 97532ed618SSoby Mathew * Dispatcher to let it do any book-keeping. If the handler encounters an 98532ed618SSoby Mathew * error, it's expected to assert within 99532ed618SSoby Mathew */ 100621d64f8SAntonio Nino Diaz if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend != NULL)) 101532ed618SSoby Mathew psci_spd_pm->svc_suspend(max_off_lvl); 102532ed618SSoby Mathew 1031862d620SVarun Wadekar #if !HW_ASSISTED_COHERENCY 1041862d620SVarun Wadekar /* 1051862d620SVarun Wadekar * Plat. management: Allow the platform to perform any early 1061862d620SVarun Wadekar * actions required to power down the CPU. This might be useful for 1071862d620SVarun Wadekar * HW_ASSISTED_COHERENCY = 0 platforms that can safely perform these 1081862d620SVarun Wadekar * actions with data caches enabled. 1091862d620SVarun Wadekar */ 110621d64f8SAntonio Nino Diaz if (psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early != NULL) 1111862d620SVarun Wadekar psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early(state_info); 1121862d620SVarun Wadekar #endif 1131862d620SVarun Wadekar 114532ed618SSoby Mathew /* 115532ed618SSoby Mathew * Store the re-entry information for the non-secure world. 116532ed618SSoby Mathew */ 117532ed618SSoby Mathew cm_init_my_context(ep); 118532ed618SSoby Mathew 1197941816aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 1207941816aSdp-arm 1217941816aSdp-arm /* 1227941816aSdp-arm * Flush cache line so that even if CPU power down happens 1237941816aSdp-arm * the timestamp update is reflected in memory. 1247941816aSdp-arm */ 1257941816aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 1267941816aSdp-arm RT_INSTR_ENTER_CFLUSH, 1277941816aSdp-arm PMF_CACHE_MAINT); 1287941816aSdp-arm #endif 1297941816aSdp-arm 130532ed618SSoby Mathew /* 131b0408e87SJeenu Viswambharan * Arch. management. Initiate power down sequence. 132532ed618SSoby Mathew * TODO : Introduce a mechanism to query the cache level to flush 133532ed618SSoby Mathew * and the cpu-ops power down to perform from the platform. 134532ed618SSoby Mathew */ 13565bbb935SPranav Madhu psci_pwrdown_cpu(max_off_lvl); 1367941816aSdp-arm 1377941816aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 1387941816aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 1397941816aSdp-arm RT_INSTR_EXIT_CFLUSH, 1407941816aSdp-arm PMF_NO_CACHE_MAINT); 1417941816aSdp-arm #endif 142532ed618SSoby Mathew } 143532ed618SSoby Mathew 144532ed618SSoby Mathew /******************************************************************************* 145532ed618SSoby Mathew * Top level handler which is called when a cpu wants to suspend its execution. 146532ed618SSoby Mathew * It is assumed that along with suspending the cpu power domain, power domains 147532ed618SSoby Mathew * at higher levels until the target power level will be suspended as well. It 148532ed618SSoby Mathew * coordinates with the platform to negotiate the target state for each of 149532ed618SSoby Mathew * the power domain level till the target power domain level. It then performs 150532ed618SSoby Mathew * generic, architectural, platform setup and state management required to 151532ed618SSoby Mathew * suspend that power domain level and power domain levels below it. 152532ed618SSoby Mathew * e.g. For a cpu that's to be suspended, it could mean programming the 153532ed618SSoby Mathew * power controller whereas for a cluster that's to be suspended, it will call 154532ed618SSoby Mathew * the platform specific code which will disable coherency at the interconnect 155532ed618SSoby Mathew * level if the cpu is the last in the cluster and also the program the power 156532ed618SSoby Mathew * controller. 157532ed618SSoby Mathew * 158532ed618SSoby Mathew * All the required parameter checks are performed at the beginning and after 159532ed618SSoby Mathew * the state transition has been done, no further error is expected and it is 160532ed618SSoby Mathew * not possible to undo any of the actions taken beyond that point. 161532ed618SSoby Mathew ******************************************************************************/ 162606b7430SWing Li int psci_cpu_suspend_start(const entry_point_info_t *ep, 163532ed618SSoby Mathew unsigned int end_pwrlvl, 164532ed618SSoby Mathew psci_power_state_t *state_info, 165532ed618SSoby Mathew unsigned int is_power_down_state) 166532ed618SSoby Mathew { 167606b7430SWing Li int rc = PSCI_E_SUCCESS; 168606b7430SWing Li bool skip_wfi = false; 1695b33ad17SDeepika Bhavnani unsigned int idx = plat_my_core_pos(); 17074d27d00SAndrew F. Davis unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; 171532ed618SSoby Mathew 172532ed618SSoby Mathew /* 173532ed618SSoby Mathew * This function must only be called on platforms where the 174532ed618SSoby Mathew * CPU_SUSPEND platform hooks have been implemented. 175532ed618SSoby Mathew */ 176621d64f8SAntonio Nino Diaz assert((psci_plat_pm_ops->pwr_domain_suspend != NULL) && 177621d64f8SAntonio Nino Diaz (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL)); 178532ed618SSoby Mathew 17974d27d00SAndrew F. Davis /* Get the parent nodes */ 18074d27d00SAndrew F. Davis psci_get_parent_pwr_domain_nodes(idx, end_pwrlvl, parent_nodes); 18174d27d00SAndrew F. Davis 182532ed618SSoby Mathew /* 183532ed618SSoby Mathew * This function acquires the lock corresponding to each power 184532ed618SSoby Mathew * level so that by the time all locks are taken, the system topology 185532ed618SSoby Mathew * is snapshot and state management can be done safely. 186532ed618SSoby Mathew */ 18774d27d00SAndrew F. Davis psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes); 188532ed618SSoby Mathew 189532ed618SSoby Mathew /* 190532ed618SSoby Mathew * We check if there are any pending interrupts after the delay 191532ed618SSoby Mathew * introduced by lock contention to increase the chances of early 192532ed618SSoby Mathew * detection that a wake-up interrupt has fired. 193532ed618SSoby Mathew */ 194621d64f8SAntonio Nino Diaz if (read_isr_el1() != 0U) { 195606b7430SWing Li skip_wfi = true; 196532ed618SSoby Mathew goto exit; 197532ed618SSoby Mathew } 198532ed618SSoby Mathew 199606b7430SWing Li #if PSCI_OS_INIT_MODE 200606b7430SWing Li if (psci_suspend_mode == OS_INIT) { 201606b7430SWing Li /* 202606b7430SWing Li * This function validates the requested state info for 203606b7430SWing Li * OS-initiated mode. 204606b7430SWing Li */ 205606b7430SWing Li rc = psci_validate_state_coordination(end_pwrlvl, state_info); 206606b7430SWing Li if (rc != PSCI_E_SUCCESS) { 207606b7430SWing Li skip_wfi = true; 208606b7430SWing Li goto exit; 209606b7430SWing Li } 210606b7430SWing Li } else { 211606b7430SWing Li #endif 212532ed618SSoby Mathew /* 213532ed618SSoby Mathew * This function is passed the requested state info and 214532ed618SSoby Mathew * it returns the negotiated state info for each power level upto 215532ed618SSoby Mathew * the end level specified. 216532ed618SSoby Mathew */ 217532ed618SSoby Mathew psci_do_state_coordination(end_pwrlvl, state_info); 218606b7430SWing Li #if PSCI_OS_INIT_MODE 219606b7430SWing Li } 220606b7430SWing Li #endif 221532ed618SSoby Mathew 222*d3488614SWing Li #if PSCI_OS_INIT_MODE 223*d3488614SWing Li if (psci_plat_pm_ops->pwr_domain_validate_suspend != NULL) { 224*d3488614SWing Li rc = psci_plat_pm_ops->pwr_domain_validate_suspend(state_info); 225*d3488614SWing Li if (rc != PSCI_E_SUCCESS) { 226*d3488614SWing Li skip_wfi = true; 227*d3488614SWing Li goto exit; 228*d3488614SWing Li } 229*d3488614SWing Li } 230*d3488614SWing Li #endif 231*d3488614SWing Li 232*d3488614SWing Li /* Update the target state in the power domain nodes */ 233*d3488614SWing Li psci_set_target_local_pwr_states(end_pwrlvl, state_info); 234*d3488614SWing Li 235532ed618SSoby Mathew #if ENABLE_PSCI_STAT 236532ed618SSoby Mathew /* Update the last cpu for each level till end_pwrlvl */ 237532ed618SSoby Mathew psci_stats_update_pwr_down(end_pwrlvl, state_info); 238532ed618SSoby Mathew #endif 239532ed618SSoby Mathew 240621d64f8SAntonio Nino Diaz if (is_power_down_state != 0U) 241532ed618SSoby Mathew psci_suspend_to_pwrdown_start(end_pwrlvl, ep, state_info); 242532ed618SSoby Mathew 243532ed618SSoby Mathew /* 244532ed618SSoby Mathew * Plat. management: Allow the platform to perform the 245532ed618SSoby Mathew * necessary actions to turn off this cpu e.g. set the 246532ed618SSoby Mathew * platform defined mailbox with the psci entrypoint, 247532ed618SSoby Mathew * program the power controller etc. 248532ed618SSoby Mathew */ 249606b7430SWing Li 250532ed618SSoby Mathew psci_plat_pm_ops->pwr_domain_suspend(state_info); 251532ed618SSoby Mathew 252532ed618SSoby Mathew #if ENABLE_PSCI_STAT 25304c1db1eSdp-arm plat_psci_stat_accounting_start(state_info); 254532ed618SSoby Mathew #endif 255532ed618SSoby Mathew 256532ed618SSoby Mathew exit: 257532ed618SSoby Mathew /* 258532ed618SSoby Mathew * Release the locks corresponding to each power level in the 259532ed618SSoby Mathew * reverse order to which they were acquired. 260532ed618SSoby Mathew */ 26174d27d00SAndrew F. Davis psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes); 26274d27d00SAndrew F. Davis 263606b7430SWing Li if (skip_wfi) { 264606b7430SWing Li return rc; 265606b7430SWing Li } 266532ed618SSoby Mathew 267621d64f8SAntonio Nino Diaz if (is_power_down_state != 0U) { 268872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 269872be88aSdp-arm 270872be88aSdp-arm /* 271872be88aSdp-arm * Update the timestamp with cache off. We assume this 272872be88aSdp-arm * timestamp can only be read from the current CPU and the 273872be88aSdp-arm * timestamp cache line will be flushed before return to 274872be88aSdp-arm * normal world on wakeup. 275872be88aSdp-arm */ 276872be88aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 277872be88aSdp-arm RT_INSTR_ENTER_HW_LOW_PWR, 278872be88aSdp-arm PMF_NO_CACHE_MAINT); 279872be88aSdp-arm #endif 280872be88aSdp-arm 281532ed618SSoby Mathew /* The function calls below must not return */ 282621d64f8SAntonio Nino Diaz if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi != NULL) 283532ed618SSoby Mathew psci_plat_pm_ops->pwr_domain_pwr_down_wfi(state_info); 284532ed618SSoby Mathew else 285532ed618SSoby Mathew psci_power_down_wfi(); 286532ed618SSoby Mathew } 287532ed618SSoby Mathew 288872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 289872be88aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 290872be88aSdp-arm RT_INSTR_ENTER_HW_LOW_PWR, 291872be88aSdp-arm PMF_NO_CACHE_MAINT); 292872be88aSdp-arm #endif 293872be88aSdp-arm 294532ed618SSoby Mathew /* 295532ed618SSoby Mathew * We will reach here if only retention/standby states have been 296532ed618SSoby Mathew * requested at multiple power levels. This means that the cpu 297532ed618SSoby Mathew * context will be preserved. 298532ed618SSoby Mathew */ 299532ed618SSoby Mathew wfi(); 300532ed618SSoby Mathew 301872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 302872be88aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 303872be88aSdp-arm RT_INSTR_EXIT_HW_LOW_PWR, 304872be88aSdp-arm PMF_NO_CACHE_MAINT); 305872be88aSdp-arm #endif 306872be88aSdp-arm 307532ed618SSoby Mathew /* 308532ed618SSoby Mathew * After we wake up from context retaining suspend, call the 309532ed618SSoby Mathew * context retaining suspend finisher. 310532ed618SSoby Mathew */ 31161eae524SAchin Gupta psci_suspend_to_standby_finisher(idx, end_pwrlvl); 312606b7430SWing Li 313606b7430SWing Li return rc; 314532ed618SSoby Mathew } 315532ed618SSoby Mathew 316532ed618SSoby Mathew /******************************************************************************* 317532ed618SSoby Mathew * The following functions finish an earlier suspend request. They 318532ed618SSoby Mathew * are called by the common finisher routine in psci_common.c. The `state_info` 319532ed618SSoby Mathew * is the psci_power_state from which this CPU has woken up from. 320532ed618SSoby Mathew ******************************************************************************/ 3215b33ad17SDeepika Bhavnani void psci_cpu_suspend_finish(unsigned int cpu_idx, const psci_power_state_t *state_info) 322532ed618SSoby Mathew { 323532ed618SSoby Mathew unsigned int counter_freq; 324532ed618SSoby Mathew unsigned int max_off_lvl; 325532ed618SSoby Mathew 326532ed618SSoby Mathew /* Ensure we have been woken up from a suspended state */ 327621d64f8SAntonio Nino Diaz assert((psci_get_aff_info_state() == AFF_STATE_ON) && 328621d64f8SAntonio Nino Diaz (is_local_state_off( 329621d64f8SAntonio Nino Diaz state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]) != 0)); 330532ed618SSoby Mathew 331532ed618SSoby Mathew /* 332532ed618SSoby Mathew * Plat. management: Perform the platform specific actions 333532ed618SSoby Mathew * before we change the state of the cpu e.g. enabling the 334532ed618SSoby Mathew * gic or zeroing the mailbox register. If anything goes 335532ed618SSoby Mathew * wrong then assert as there is no way to recover from this 336532ed618SSoby Mathew * situation. 337532ed618SSoby Mathew */ 338532ed618SSoby Mathew psci_plat_pm_ops->pwr_domain_suspend_finish(state_info); 339532ed618SSoby Mathew 340bcc3c49cSSoby Mathew #if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) 341b0408e87SJeenu Viswambharan /* Arch. management: Enable the data cache, stack memory maintenance. */ 342532ed618SSoby Mathew psci_do_pwrup_cache_maintenance(); 343b0408e87SJeenu Viswambharan #endif 344532ed618SSoby Mathew 345532ed618SSoby Mathew /* Re-init the cntfrq_el0 register */ 346532ed618SSoby Mathew counter_freq = plat_get_syscnt_freq2(); 347532ed618SSoby Mathew write_cntfrq_el0(counter_freq); 348532ed618SSoby Mathew 349ed108b56SAlexei Fedorov #if ENABLE_PAUTH 350ed108b56SAlexei Fedorov /* Store APIAKey_EL1 key */ 351ed108b56SAlexei Fedorov set_cpu_data(apiakey[0], read_apiakeylo_el1()); 352ed108b56SAlexei Fedorov set_cpu_data(apiakey[1], read_apiakeyhi_el1()); 353ed108b56SAlexei Fedorov #endif /* ENABLE_PAUTH */ 354ed108b56SAlexei Fedorov 355532ed618SSoby Mathew /* 356532ed618SSoby Mathew * Call the cpu suspend finish handler registered by the Secure Payload 357532ed618SSoby Mathew * Dispatcher to let it do any bookeeping. If the handler encounters an 358532ed618SSoby Mathew * error, it's expected to assert within 359532ed618SSoby Mathew */ 360621d64f8SAntonio Nino Diaz if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend_finish != NULL)) { 361532ed618SSoby Mathew max_off_lvl = psci_find_max_off_lvl(state_info); 362532ed618SSoby Mathew assert(max_off_lvl != PSCI_INVALID_PWR_LVL); 363532ed618SSoby Mathew psci_spd_pm->svc_suspend_finish(max_off_lvl); 364532ed618SSoby Mathew } 365532ed618SSoby Mathew 366532ed618SSoby Mathew /* Invalidate the suspend level for the cpu */ 367532ed618SSoby Mathew psci_set_suspend_pwrlvl(PSCI_INVALID_PWR_LVL); 368532ed618SSoby Mathew 3697593252cSDimitris Papastamos PUBLISH_EVENT(psci_suspend_pwrdown_finish); 3707593252cSDimitris Papastamos 371532ed618SSoby Mathew /* 372532ed618SSoby Mathew * Generic management: Now we just need to retrieve the 373532ed618SSoby Mathew * information that we had stashed away during the suspend 374532ed618SSoby Mathew * call to set this cpu on its way. 375532ed618SSoby Mathew */ 3768b95e848SZelalem Aweke cm_prepare_el3_exit_ns(); 377532ed618SSoby Mathew } 378