1532ed618SSoby Mathew /* 204c1db1eSdp-arm * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 7532ed618SSoby Mathew #include <assert.h> 8532ed618SSoby Mathew #include <bl_common.h> 9532ed618SSoby Mathew #include <arch.h> 10532ed618SSoby Mathew #include <arch_helpers.h> 11532ed618SSoby Mathew #include <context.h> 12532ed618SSoby Mathew #include <context_mgmt.h> 13532ed618SSoby Mathew #include <cpu_data.h> 14532ed618SSoby Mathew #include <debug.h> 15532ed618SSoby Mathew #include <platform.h> 16872be88aSdp-arm #include <pmf.h> 17872be88aSdp-arm #include <runtime_instr.h> 18532ed618SSoby Mathew #include <stddef.h> 19532ed618SSoby Mathew #include "psci_private.h" 20532ed618SSoby Mathew 21532ed618SSoby Mathew /******************************************************************************* 22532ed618SSoby Mathew * This function does generic and platform specific operations after a wake-up 23532ed618SSoby Mathew * from standby/retention states at multiple power levels. 24532ed618SSoby Mathew ******************************************************************************/ 25532ed618SSoby Mathew static void psci_suspend_to_standby_finisher(unsigned int cpu_idx, 26532ed618SSoby Mathew unsigned int end_pwrlvl) 27532ed618SSoby Mathew { 2861eae524SAchin Gupta psci_power_state_t state_info; 2961eae524SAchin Gupta 30532ed618SSoby Mathew psci_acquire_pwr_domain_locks(end_pwrlvl, 31532ed618SSoby Mathew cpu_idx); 32532ed618SSoby Mathew 33532ed618SSoby Mathew /* 3461eae524SAchin Gupta * Find out which retention states this CPU has exited from until the 3561eae524SAchin Gupta * 'end_pwrlvl'. The exit retention state could be deeper than the entry 3661eae524SAchin Gupta * state as a result of state coordination amongst other CPUs post wfi. 3761eae524SAchin Gupta */ 3861eae524SAchin Gupta psci_get_target_local_pwr_states(end_pwrlvl, &state_info); 3961eae524SAchin Gupta 4061eae524SAchin Gupta /* 41532ed618SSoby Mathew * Plat. management: Allow the platform to do operations 42532ed618SSoby Mathew * on waking up from retention. 43532ed618SSoby Mathew */ 4461eae524SAchin Gupta psci_plat_pm_ops->pwr_domain_suspend_finish(&state_info); 45532ed618SSoby Mathew 46532ed618SSoby Mathew /* 47532ed618SSoby Mathew * Set the requested and target state of this CPU and all the higher 48532ed618SSoby Mathew * power domain levels for this CPU to run. 49532ed618SSoby Mathew */ 50532ed618SSoby Mathew psci_set_pwr_domains_to_run(end_pwrlvl); 51532ed618SSoby Mathew 52532ed618SSoby Mathew psci_release_pwr_domain_locks(end_pwrlvl, 53532ed618SSoby Mathew cpu_idx); 54532ed618SSoby Mathew } 55532ed618SSoby Mathew 56532ed618SSoby Mathew /******************************************************************************* 57532ed618SSoby Mathew * This function does generic and platform specific suspend to power down 58532ed618SSoby Mathew * operations. 59532ed618SSoby Mathew ******************************************************************************/ 60532ed618SSoby Mathew static void psci_suspend_to_pwrdown_start(unsigned int end_pwrlvl, 61532ed618SSoby Mathew entry_point_info_t *ep, 62532ed618SSoby Mathew psci_power_state_t *state_info) 63532ed618SSoby Mathew { 64532ed618SSoby Mathew unsigned int max_off_lvl = psci_find_max_off_lvl(state_info); 65532ed618SSoby Mathew 66532ed618SSoby Mathew /* Save PSCI target power level for the suspend finisher handler */ 67532ed618SSoby Mathew psci_set_suspend_pwrlvl(end_pwrlvl); 68532ed618SSoby Mathew 69532ed618SSoby Mathew /* 70a10d3632SJeenu Viswambharan * Flush the target power level as it might be accessed on power up with 71532ed618SSoby Mathew * Data cache disabled. 72532ed618SSoby Mathew */ 73a10d3632SJeenu Viswambharan psci_flush_cpu_data(psci_svc_cpu_data.target_pwrlvl); 74532ed618SSoby Mathew 75532ed618SSoby Mathew /* 76532ed618SSoby Mathew * Call the cpu suspend handler registered by the Secure Payload 77532ed618SSoby Mathew * Dispatcher to let it do any book-keeping. If the handler encounters an 78532ed618SSoby Mathew * error, it's expected to assert within 79532ed618SSoby Mathew */ 80532ed618SSoby Mathew if (psci_spd_pm && psci_spd_pm->svc_suspend) 81532ed618SSoby Mathew psci_spd_pm->svc_suspend(max_off_lvl); 82532ed618SSoby Mathew 83532ed618SSoby Mathew /* 84532ed618SSoby Mathew * Store the re-entry information for the non-secure world. 85532ed618SSoby Mathew */ 86532ed618SSoby Mathew cm_init_my_context(ep); 87532ed618SSoby Mathew 887941816aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 897941816aSdp-arm 907941816aSdp-arm /* 917941816aSdp-arm * Flush cache line so that even if CPU power down happens 927941816aSdp-arm * the timestamp update is reflected in memory. 937941816aSdp-arm */ 947941816aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 957941816aSdp-arm RT_INSTR_ENTER_CFLUSH, 967941816aSdp-arm PMF_CACHE_MAINT); 977941816aSdp-arm #endif 987941816aSdp-arm 99532ed618SSoby Mathew /* 100b0408e87SJeenu Viswambharan * Arch. management. Initiate power down sequence. 101532ed618SSoby Mathew * TODO : Introduce a mechanism to query the cache level to flush 102532ed618SSoby Mathew * and the cpu-ops power down to perform from the platform. 103532ed618SSoby Mathew */ 104b0408e87SJeenu Viswambharan psci_do_pwrdown_sequence(max_off_lvl); 1057941816aSdp-arm 1067941816aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 1077941816aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 1087941816aSdp-arm RT_INSTR_EXIT_CFLUSH, 1097941816aSdp-arm PMF_NO_CACHE_MAINT); 1107941816aSdp-arm #endif 111532ed618SSoby Mathew } 112532ed618SSoby Mathew 113532ed618SSoby Mathew /******************************************************************************* 114532ed618SSoby Mathew * Top level handler which is called when a cpu wants to suspend its execution. 115532ed618SSoby Mathew * It is assumed that along with suspending the cpu power domain, power domains 116532ed618SSoby Mathew * at higher levels until the target power level will be suspended as well. It 117532ed618SSoby Mathew * coordinates with the platform to negotiate the target state for each of 118532ed618SSoby Mathew * the power domain level till the target power domain level. It then performs 119532ed618SSoby Mathew * generic, architectural, platform setup and state management required to 120532ed618SSoby Mathew * suspend that power domain level and power domain levels below it. 121532ed618SSoby Mathew * e.g. For a cpu that's to be suspended, it could mean programming the 122532ed618SSoby Mathew * power controller whereas for a cluster that's to be suspended, it will call 123532ed618SSoby Mathew * the platform specific code which will disable coherency at the interconnect 124532ed618SSoby Mathew * level if the cpu is the last in the cluster and also the program the power 125532ed618SSoby Mathew * controller. 126532ed618SSoby Mathew * 127532ed618SSoby Mathew * All the required parameter checks are performed at the beginning and after 128532ed618SSoby Mathew * the state transition has been done, no further error is expected and it is 129532ed618SSoby Mathew * not possible to undo any of the actions taken beyond that point. 130532ed618SSoby Mathew ******************************************************************************/ 131532ed618SSoby Mathew void psci_cpu_suspend_start(entry_point_info_t *ep, 132532ed618SSoby Mathew unsigned int end_pwrlvl, 133532ed618SSoby Mathew psci_power_state_t *state_info, 134532ed618SSoby Mathew unsigned int is_power_down_state) 135532ed618SSoby Mathew { 136532ed618SSoby Mathew int skip_wfi = 0; 137532ed618SSoby Mathew unsigned int idx = plat_my_core_pos(); 138532ed618SSoby Mathew 139532ed618SSoby Mathew /* 140532ed618SSoby Mathew * This function must only be called on platforms where the 141532ed618SSoby Mathew * CPU_SUSPEND platform hooks have been implemented. 142532ed618SSoby Mathew */ 143532ed618SSoby Mathew assert(psci_plat_pm_ops->pwr_domain_suspend && 144532ed618SSoby Mathew psci_plat_pm_ops->pwr_domain_suspend_finish); 145532ed618SSoby Mathew 146532ed618SSoby Mathew /* 147532ed618SSoby Mathew * This function acquires the lock corresponding to each power 148532ed618SSoby Mathew * level so that by the time all locks are taken, the system topology 149532ed618SSoby Mathew * is snapshot and state management can be done safely. 150532ed618SSoby Mathew */ 151532ed618SSoby Mathew psci_acquire_pwr_domain_locks(end_pwrlvl, 152532ed618SSoby Mathew idx); 153532ed618SSoby Mathew 154532ed618SSoby Mathew /* 155532ed618SSoby Mathew * We check if there are any pending interrupts after the delay 156532ed618SSoby Mathew * introduced by lock contention to increase the chances of early 157532ed618SSoby Mathew * detection that a wake-up interrupt has fired. 158532ed618SSoby Mathew */ 159532ed618SSoby Mathew if (read_isr_el1()) { 160532ed618SSoby Mathew skip_wfi = 1; 161532ed618SSoby Mathew goto exit; 162532ed618SSoby Mathew } 163532ed618SSoby Mathew 164532ed618SSoby Mathew /* 165532ed618SSoby Mathew * This function is passed the requested state info and 166532ed618SSoby Mathew * it returns the negotiated state info for each power level upto 167532ed618SSoby Mathew * the end level specified. 168532ed618SSoby Mathew */ 169532ed618SSoby Mathew psci_do_state_coordination(end_pwrlvl, state_info); 170532ed618SSoby Mathew 171532ed618SSoby Mathew #if ENABLE_PSCI_STAT 172532ed618SSoby Mathew /* Update the last cpu for each level till end_pwrlvl */ 173532ed618SSoby Mathew psci_stats_update_pwr_down(end_pwrlvl, state_info); 174532ed618SSoby Mathew #endif 175532ed618SSoby Mathew 176532ed618SSoby Mathew if (is_power_down_state) 177532ed618SSoby Mathew psci_suspend_to_pwrdown_start(end_pwrlvl, ep, state_info); 178532ed618SSoby Mathew 179532ed618SSoby Mathew /* 180532ed618SSoby Mathew * Plat. management: Allow the platform to perform the 181532ed618SSoby Mathew * necessary actions to turn off this cpu e.g. set the 182532ed618SSoby Mathew * platform defined mailbox with the psci entrypoint, 183532ed618SSoby Mathew * program the power controller etc. 184532ed618SSoby Mathew */ 185532ed618SSoby Mathew psci_plat_pm_ops->pwr_domain_suspend(state_info); 186532ed618SSoby Mathew 187532ed618SSoby Mathew #if ENABLE_PSCI_STAT 18804c1db1eSdp-arm plat_psci_stat_accounting_start(state_info); 189532ed618SSoby Mathew #endif 190532ed618SSoby Mathew 191532ed618SSoby Mathew exit: 192532ed618SSoby Mathew /* 193532ed618SSoby Mathew * Release the locks corresponding to each power level in the 194532ed618SSoby Mathew * reverse order to which they were acquired. 195532ed618SSoby Mathew */ 196532ed618SSoby Mathew psci_release_pwr_domain_locks(end_pwrlvl, 197532ed618SSoby Mathew idx); 198532ed618SSoby Mathew if (skip_wfi) 199532ed618SSoby Mathew return; 200532ed618SSoby Mathew 201532ed618SSoby Mathew if (is_power_down_state) { 202872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 203872be88aSdp-arm 204872be88aSdp-arm /* 205872be88aSdp-arm * Update the timestamp with cache off. We assume this 206872be88aSdp-arm * timestamp can only be read from the current CPU and the 207872be88aSdp-arm * timestamp cache line will be flushed before return to 208872be88aSdp-arm * normal world on wakeup. 209872be88aSdp-arm */ 210872be88aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 211872be88aSdp-arm RT_INSTR_ENTER_HW_LOW_PWR, 212872be88aSdp-arm PMF_NO_CACHE_MAINT); 213872be88aSdp-arm #endif 214872be88aSdp-arm 215532ed618SSoby Mathew /* The function calls below must not return */ 216532ed618SSoby Mathew if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi) 217532ed618SSoby Mathew psci_plat_pm_ops->pwr_domain_pwr_down_wfi(state_info); 218532ed618SSoby Mathew else 219532ed618SSoby Mathew psci_power_down_wfi(); 220532ed618SSoby Mathew } 221532ed618SSoby Mathew 222872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 223872be88aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 224872be88aSdp-arm RT_INSTR_ENTER_HW_LOW_PWR, 225872be88aSdp-arm PMF_NO_CACHE_MAINT); 226872be88aSdp-arm #endif 227872be88aSdp-arm 228e5bbd16aSdp-arm #if ENABLE_PSCI_STAT 229e5bbd16aSdp-arm plat_psci_stat_accounting_start(state_info); 230e5bbd16aSdp-arm #endif 231e5bbd16aSdp-arm 232532ed618SSoby Mathew /* 233532ed618SSoby Mathew * We will reach here if only retention/standby states have been 234532ed618SSoby Mathew * requested at multiple power levels. This means that the cpu 235532ed618SSoby Mathew * context will be preserved. 236532ed618SSoby Mathew */ 237532ed618SSoby Mathew wfi(); 238532ed618SSoby Mathew 239e5bbd16aSdp-arm #if ENABLE_PSCI_STAT 240e5bbd16aSdp-arm plat_psci_stat_accounting_stop(state_info); 241e5bbd16aSdp-arm psci_stats_update_pwr_up(end_pwrlvl, state_info); 242e5bbd16aSdp-arm #endif 243e5bbd16aSdp-arm 244872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 245872be88aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 246872be88aSdp-arm RT_INSTR_EXIT_HW_LOW_PWR, 247872be88aSdp-arm PMF_NO_CACHE_MAINT); 248872be88aSdp-arm #endif 249872be88aSdp-arm 250532ed618SSoby Mathew /* 251532ed618SSoby Mathew * After we wake up from context retaining suspend, call the 252532ed618SSoby Mathew * context retaining suspend finisher. 253532ed618SSoby Mathew */ 25461eae524SAchin Gupta psci_suspend_to_standby_finisher(idx, end_pwrlvl); 255532ed618SSoby Mathew } 256532ed618SSoby Mathew 257532ed618SSoby Mathew /******************************************************************************* 258532ed618SSoby Mathew * The following functions finish an earlier suspend request. They 259532ed618SSoby Mathew * are called by the common finisher routine in psci_common.c. The `state_info` 260532ed618SSoby Mathew * is the psci_power_state from which this CPU has woken up from. 261532ed618SSoby Mathew ******************************************************************************/ 262532ed618SSoby Mathew void psci_cpu_suspend_finish(unsigned int cpu_idx, 263532ed618SSoby Mathew psci_power_state_t *state_info) 264532ed618SSoby Mathew { 265532ed618SSoby Mathew unsigned int counter_freq; 266532ed618SSoby Mathew unsigned int max_off_lvl; 267532ed618SSoby Mathew 268532ed618SSoby Mathew /* Ensure we have been woken up from a suspended state */ 269532ed618SSoby Mathew assert(psci_get_aff_info_state() == AFF_STATE_ON && is_local_state_off(\ 270532ed618SSoby Mathew state_info->pwr_domain_state[PSCI_CPU_PWR_LVL])); 271532ed618SSoby Mathew 272532ed618SSoby Mathew /* 273532ed618SSoby Mathew * Plat. management: Perform the platform specific actions 274532ed618SSoby Mathew * before we change the state of the cpu e.g. enabling the 275532ed618SSoby Mathew * gic or zeroing the mailbox register. If anything goes 276532ed618SSoby Mathew * wrong then assert as there is no way to recover from this 277532ed618SSoby Mathew * situation. 278532ed618SSoby Mathew */ 279532ed618SSoby Mathew psci_plat_pm_ops->pwr_domain_suspend_finish(state_info); 280532ed618SSoby Mathew 281bcc3c49cSSoby Mathew #if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) 282b0408e87SJeenu Viswambharan /* Arch. management: Enable the data cache, stack memory maintenance. */ 283532ed618SSoby Mathew psci_do_pwrup_cache_maintenance(); 284b0408e87SJeenu Viswambharan #endif 285532ed618SSoby Mathew 286532ed618SSoby Mathew /* Re-init the cntfrq_el0 register */ 287532ed618SSoby Mathew counter_freq = plat_get_syscnt_freq2(); 288532ed618SSoby Mathew write_cntfrq_el0(counter_freq); 289532ed618SSoby Mathew 290532ed618SSoby Mathew /* 291532ed618SSoby Mathew * Call the cpu suspend finish handler registered by the Secure Payload 292532ed618SSoby Mathew * Dispatcher to let it do any bookeeping. If the handler encounters an 293532ed618SSoby Mathew * error, it's expected to assert within 294532ed618SSoby Mathew */ 295*c283e05aSEtienne Carriere if (psci_spd_pm && psci_spd_pm->svc_suspend_finish) { 296532ed618SSoby Mathew max_off_lvl = psci_find_max_off_lvl(state_info); 297532ed618SSoby Mathew assert (max_off_lvl != PSCI_INVALID_PWR_LVL); 298532ed618SSoby Mathew psci_spd_pm->svc_suspend_finish(max_off_lvl); 299532ed618SSoby Mathew } 300532ed618SSoby Mathew 301532ed618SSoby Mathew /* Invalidate the suspend level for the cpu */ 302532ed618SSoby Mathew psci_set_suspend_pwrlvl(PSCI_INVALID_PWR_LVL); 303532ed618SSoby Mathew 304532ed618SSoby Mathew /* 305532ed618SSoby Mathew * Generic management: Now we just need to retrieve the 306532ed618SSoby Mathew * information that we had stashed away during the suspend 307532ed618SSoby Mathew * call to set this cpu on its way. 308532ed618SSoby Mathew */ 309532ed618SSoby Mathew cm_prepare_el3_exit(NON_SECURE); 310532ed618SSoby Mathew } 311