xref: /rk3399_ARM-atf/lib/psci/psci_suspend.c (revision 872be88a2916f45d3de38120ede8c8b199b7498f)
1532ed618SSoby Mathew /*
2532ed618SSoby Mathew  * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
4532ed618SSoby Mathew  * Redistribution and use in source and binary forms, with or without
5532ed618SSoby Mathew  * modification, are permitted provided that the following conditions are met:
6532ed618SSoby Mathew  *
7532ed618SSoby Mathew  * Redistributions of source code must retain the above copyright notice, this
8532ed618SSoby Mathew  * list of conditions and the following disclaimer.
9532ed618SSoby Mathew  *
10532ed618SSoby Mathew  * Redistributions in binary form must reproduce the above copyright notice,
11532ed618SSoby Mathew  * this list of conditions and the following disclaimer in the documentation
12532ed618SSoby Mathew  * and/or other materials provided with the distribution.
13532ed618SSoby Mathew  *
14532ed618SSoby Mathew  * Neither the name of ARM nor the names of its contributors may be used
15532ed618SSoby Mathew  * to endorse or promote products derived from this software without specific
16532ed618SSoby Mathew  * prior written permission.
17532ed618SSoby Mathew  *
18532ed618SSoby Mathew  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19532ed618SSoby Mathew  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20532ed618SSoby Mathew  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21532ed618SSoby Mathew  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22532ed618SSoby Mathew  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23532ed618SSoby Mathew  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24532ed618SSoby Mathew  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25532ed618SSoby Mathew  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26532ed618SSoby Mathew  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27532ed618SSoby Mathew  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28532ed618SSoby Mathew  * POSSIBILITY OF SUCH DAMAGE.
29532ed618SSoby Mathew  */
30532ed618SSoby Mathew 
31532ed618SSoby Mathew #include <assert.h>
32532ed618SSoby Mathew #include <bl_common.h>
33532ed618SSoby Mathew #include <arch.h>
34532ed618SSoby Mathew #include <arch_helpers.h>
35532ed618SSoby Mathew #include <context.h>
36532ed618SSoby Mathew #include <context_mgmt.h>
37532ed618SSoby Mathew #include <cpu_data.h>
38532ed618SSoby Mathew #include <debug.h>
39532ed618SSoby Mathew #include <platform.h>
40*872be88aSdp-arm #include <pmf.h>
41*872be88aSdp-arm #include <runtime_instr.h>
42532ed618SSoby Mathew #include <stddef.h>
43532ed618SSoby Mathew #include "psci_private.h"
44532ed618SSoby Mathew 
45532ed618SSoby Mathew /*******************************************************************************
46532ed618SSoby Mathew  * This function does generic and platform specific operations after a wake-up
47532ed618SSoby Mathew  * from standby/retention states at multiple power levels.
48532ed618SSoby Mathew  ******************************************************************************/
49532ed618SSoby Mathew static void psci_suspend_to_standby_finisher(unsigned int cpu_idx,
50532ed618SSoby Mathew 					     unsigned int end_pwrlvl)
51532ed618SSoby Mathew {
5261eae524SAchin Gupta 	psci_power_state_t state_info;
5361eae524SAchin Gupta 
54532ed618SSoby Mathew 	psci_acquire_pwr_domain_locks(end_pwrlvl,
55532ed618SSoby Mathew 				cpu_idx);
56532ed618SSoby Mathew 
57532ed618SSoby Mathew 	/*
5861eae524SAchin Gupta 	 * Find out which retention states this CPU has exited from until the
5961eae524SAchin Gupta 	 * 'end_pwrlvl'. The exit retention state could be deeper than the entry
6061eae524SAchin Gupta 	 * state as a result of state coordination amongst other CPUs post wfi.
6161eae524SAchin Gupta 	 */
6261eae524SAchin Gupta 	psci_get_target_local_pwr_states(end_pwrlvl, &state_info);
6361eae524SAchin Gupta 
6461eae524SAchin Gupta 	/*
65532ed618SSoby Mathew 	 * Plat. management: Allow the platform to do operations
66532ed618SSoby Mathew 	 * on waking up from retention.
67532ed618SSoby Mathew 	 */
6861eae524SAchin Gupta 	psci_plat_pm_ops->pwr_domain_suspend_finish(&state_info);
69532ed618SSoby Mathew 
70532ed618SSoby Mathew 	/*
71532ed618SSoby Mathew 	 * Set the requested and target state of this CPU and all the higher
72532ed618SSoby Mathew 	 * power domain levels for this CPU to run.
73532ed618SSoby Mathew 	 */
74532ed618SSoby Mathew 	psci_set_pwr_domains_to_run(end_pwrlvl);
75532ed618SSoby Mathew 
76532ed618SSoby Mathew 	psci_release_pwr_domain_locks(end_pwrlvl,
77532ed618SSoby Mathew 				cpu_idx);
78532ed618SSoby Mathew }
79532ed618SSoby Mathew 
80532ed618SSoby Mathew /*******************************************************************************
81532ed618SSoby Mathew  * This function does generic and platform specific suspend to power down
82532ed618SSoby Mathew  * operations.
83532ed618SSoby Mathew  ******************************************************************************/
84532ed618SSoby Mathew static void psci_suspend_to_pwrdown_start(unsigned int end_pwrlvl,
85532ed618SSoby Mathew 					  entry_point_info_t *ep,
86532ed618SSoby Mathew 					  psci_power_state_t *state_info)
87532ed618SSoby Mathew {
88532ed618SSoby Mathew 	unsigned int max_off_lvl = psci_find_max_off_lvl(state_info);
89532ed618SSoby Mathew 
90532ed618SSoby Mathew 	/* Save PSCI target power level for the suspend finisher handler */
91532ed618SSoby Mathew 	psci_set_suspend_pwrlvl(end_pwrlvl);
92532ed618SSoby Mathew 
93532ed618SSoby Mathew 	/*
94532ed618SSoby Mathew 	 * Flush the target power level as it will be accessed on power up with
95532ed618SSoby Mathew 	 * Data cache disabled.
96532ed618SSoby Mathew 	 */
97532ed618SSoby Mathew 	flush_cpu_data(psci_svc_cpu_data.target_pwrlvl);
98532ed618SSoby Mathew 
99532ed618SSoby Mathew 	/*
100532ed618SSoby Mathew 	 * Call the cpu suspend handler registered by the Secure Payload
101532ed618SSoby Mathew 	 * Dispatcher to let it do any book-keeping. If the handler encounters an
102532ed618SSoby Mathew 	 * error, it's expected to assert within
103532ed618SSoby Mathew 	 */
104532ed618SSoby Mathew 	if (psci_spd_pm && psci_spd_pm->svc_suspend)
105532ed618SSoby Mathew 		psci_spd_pm->svc_suspend(max_off_lvl);
106532ed618SSoby Mathew 
107532ed618SSoby Mathew 	/*
108532ed618SSoby Mathew 	 * Store the re-entry information for the non-secure world.
109532ed618SSoby Mathew 	 */
110532ed618SSoby Mathew 	cm_init_my_context(ep);
111532ed618SSoby Mathew 
112532ed618SSoby Mathew 	/*
113532ed618SSoby Mathew 	 * Arch. management. Perform the necessary steps to flush all
114532ed618SSoby Mathew 	 * cpu caches. Currently we assume that the power level correspond
115532ed618SSoby Mathew 	 * the cache level.
116532ed618SSoby Mathew 	 * TODO : Introduce a mechanism to query the cache level to flush
117532ed618SSoby Mathew 	 * and the cpu-ops power down to perform from the platform.
118532ed618SSoby Mathew 	 */
119532ed618SSoby Mathew 	psci_do_pwrdown_cache_maintenance(max_off_lvl);
120532ed618SSoby Mathew }
121532ed618SSoby Mathew 
122532ed618SSoby Mathew /*******************************************************************************
123532ed618SSoby Mathew  * Top level handler which is called when a cpu wants to suspend its execution.
124532ed618SSoby Mathew  * It is assumed that along with suspending the cpu power domain, power domains
125532ed618SSoby Mathew  * at higher levels until the target power level will be suspended as well. It
126532ed618SSoby Mathew  * coordinates with the platform to negotiate the target state for each of
127532ed618SSoby Mathew  * the power domain level till the target power domain level. It then performs
128532ed618SSoby Mathew  * generic, architectural, platform setup and state management required to
129532ed618SSoby Mathew  * suspend that power domain level and power domain levels below it.
130532ed618SSoby Mathew  * e.g. For a cpu that's to be suspended, it could mean programming the
131532ed618SSoby Mathew  * power controller whereas for a cluster that's to be suspended, it will call
132532ed618SSoby Mathew  * the platform specific code which will disable coherency at the interconnect
133532ed618SSoby Mathew  * level if the cpu is the last in the cluster and also the program the power
134532ed618SSoby Mathew  * controller.
135532ed618SSoby Mathew  *
136532ed618SSoby Mathew  * All the required parameter checks are performed at the beginning and after
137532ed618SSoby Mathew  * the state transition has been done, no further error is expected and it is
138532ed618SSoby Mathew  * not possible to undo any of the actions taken beyond that point.
139532ed618SSoby Mathew  ******************************************************************************/
140532ed618SSoby Mathew void psci_cpu_suspend_start(entry_point_info_t *ep,
141532ed618SSoby Mathew 			    unsigned int end_pwrlvl,
142532ed618SSoby Mathew 			    psci_power_state_t *state_info,
143532ed618SSoby Mathew 			    unsigned int is_power_down_state)
144532ed618SSoby Mathew {
145532ed618SSoby Mathew 	int skip_wfi = 0;
146532ed618SSoby Mathew 	unsigned int idx = plat_my_core_pos();
147532ed618SSoby Mathew 
148532ed618SSoby Mathew 	/*
149532ed618SSoby Mathew 	 * This function must only be called on platforms where the
150532ed618SSoby Mathew 	 * CPU_SUSPEND platform hooks have been implemented.
151532ed618SSoby Mathew 	 */
152532ed618SSoby Mathew 	assert(psci_plat_pm_ops->pwr_domain_suspend &&
153532ed618SSoby Mathew 			psci_plat_pm_ops->pwr_domain_suspend_finish);
154532ed618SSoby Mathew 
155532ed618SSoby Mathew 	/*
156532ed618SSoby Mathew 	 * This function acquires the lock corresponding to each power
157532ed618SSoby Mathew 	 * level so that by the time all locks are taken, the system topology
158532ed618SSoby Mathew 	 * is snapshot and state management can be done safely.
159532ed618SSoby Mathew 	 */
160532ed618SSoby Mathew 	psci_acquire_pwr_domain_locks(end_pwrlvl,
161532ed618SSoby Mathew 				      idx);
162532ed618SSoby Mathew 
163532ed618SSoby Mathew 	/*
164532ed618SSoby Mathew 	 * We check if there are any pending interrupts after the delay
165532ed618SSoby Mathew 	 * introduced by lock contention to increase the chances of early
166532ed618SSoby Mathew 	 * detection that a wake-up interrupt has fired.
167532ed618SSoby Mathew 	 */
168532ed618SSoby Mathew 	if (read_isr_el1()) {
169532ed618SSoby Mathew 		skip_wfi = 1;
170532ed618SSoby Mathew 		goto exit;
171532ed618SSoby Mathew 	}
172532ed618SSoby Mathew 
173532ed618SSoby Mathew 	/*
174532ed618SSoby Mathew 	 * This function is passed the requested state info and
175532ed618SSoby Mathew 	 * it returns the negotiated state info for each power level upto
176532ed618SSoby Mathew 	 * the end level specified.
177532ed618SSoby Mathew 	 */
178532ed618SSoby Mathew 	psci_do_state_coordination(end_pwrlvl, state_info);
179532ed618SSoby Mathew 
180532ed618SSoby Mathew #if ENABLE_PSCI_STAT
181532ed618SSoby Mathew 	/* Update the last cpu for each level till end_pwrlvl */
182532ed618SSoby Mathew 	psci_stats_update_pwr_down(end_pwrlvl, state_info);
183532ed618SSoby Mathew #endif
184532ed618SSoby Mathew 
185532ed618SSoby Mathew 	if (is_power_down_state)
186532ed618SSoby Mathew 		psci_suspend_to_pwrdown_start(end_pwrlvl, ep, state_info);
187532ed618SSoby Mathew 
188532ed618SSoby Mathew 	/*
189532ed618SSoby Mathew 	 * Plat. management: Allow the platform to perform the
190532ed618SSoby Mathew 	 * necessary actions to turn off this cpu e.g. set the
191532ed618SSoby Mathew 	 * platform defined mailbox with the psci entrypoint,
192532ed618SSoby Mathew 	 * program the power controller etc.
193532ed618SSoby Mathew 	 */
194532ed618SSoby Mathew 	psci_plat_pm_ops->pwr_domain_suspend(state_info);
195532ed618SSoby Mathew 
196532ed618SSoby Mathew #if ENABLE_PSCI_STAT
197532ed618SSoby Mathew 	/*
198532ed618SSoby Mathew 	 * Capture time-stamp while entering low power state.
199532ed618SSoby Mathew 	 * No cache maintenance needed because caches are off
200532ed618SSoby Mathew 	 * and writes are direct to main memory.
201532ed618SSoby Mathew 	 */
202532ed618SSoby Mathew 	PMF_CAPTURE_TIMESTAMP(psci_svc, PSCI_STAT_ID_ENTER_LOW_PWR,
203532ed618SSoby Mathew 		PMF_NO_CACHE_MAINT);
204532ed618SSoby Mathew #endif
205532ed618SSoby Mathew 
206532ed618SSoby Mathew exit:
207532ed618SSoby Mathew 	/*
208532ed618SSoby Mathew 	 * Release the locks corresponding to each power level in the
209532ed618SSoby Mathew 	 * reverse order to which they were acquired.
210532ed618SSoby Mathew 	 */
211532ed618SSoby Mathew 	psci_release_pwr_domain_locks(end_pwrlvl,
212532ed618SSoby Mathew 				  idx);
213532ed618SSoby Mathew 	if (skip_wfi)
214532ed618SSoby Mathew 		return;
215532ed618SSoby Mathew 
216532ed618SSoby Mathew 	if (is_power_down_state) {
217*872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION
218*872be88aSdp-arm 
219*872be88aSdp-arm 		/*
220*872be88aSdp-arm 		 * Update the timestamp with cache off.  We assume this
221*872be88aSdp-arm 		 * timestamp can only be read from the current CPU and the
222*872be88aSdp-arm 		 * timestamp cache line will be flushed before return to
223*872be88aSdp-arm 		 * normal world on wakeup.
224*872be88aSdp-arm 		 */
225*872be88aSdp-arm 		PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
226*872be88aSdp-arm 		    RT_INSTR_ENTER_HW_LOW_PWR,
227*872be88aSdp-arm 		    PMF_NO_CACHE_MAINT);
228*872be88aSdp-arm #endif
229*872be88aSdp-arm 
230532ed618SSoby Mathew 		/* The function calls below must not return */
231532ed618SSoby Mathew 		if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi)
232532ed618SSoby Mathew 			psci_plat_pm_ops->pwr_domain_pwr_down_wfi(state_info);
233532ed618SSoby Mathew 		else
234532ed618SSoby Mathew 			psci_power_down_wfi();
235532ed618SSoby Mathew 	}
236532ed618SSoby Mathew 
237*872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION
238*872be88aSdp-arm 	PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
239*872be88aSdp-arm 	    RT_INSTR_ENTER_HW_LOW_PWR,
240*872be88aSdp-arm 	    PMF_NO_CACHE_MAINT);
241*872be88aSdp-arm #endif
242*872be88aSdp-arm 
243532ed618SSoby Mathew 	/*
244532ed618SSoby Mathew 	 * We will reach here if only retention/standby states have been
245532ed618SSoby Mathew 	 * requested at multiple power levels. This means that the cpu
246532ed618SSoby Mathew 	 * context will be preserved.
247532ed618SSoby Mathew 	 */
248532ed618SSoby Mathew 	wfi();
249532ed618SSoby Mathew 
250*872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION
251*872be88aSdp-arm 	PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
252*872be88aSdp-arm 	    RT_INSTR_EXIT_HW_LOW_PWR,
253*872be88aSdp-arm 	    PMF_NO_CACHE_MAINT);
254*872be88aSdp-arm #endif
255*872be88aSdp-arm 
256532ed618SSoby Mathew 	/*
257532ed618SSoby Mathew 	 * After we wake up from context retaining suspend, call the
258532ed618SSoby Mathew 	 * context retaining suspend finisher.
259532ed618SSoby Mathew 	 */
26061eae524SAchin Gupta 	psci_suspend_to_standby_finisher(idx, end_pwrlvl);
261532ed618SSoby Mathew }
262532ed618SSoby Mathew 
263532ed618SSoby Mathew /*******************************************************************************
264532ed618SSoby Mathew  * The following functions finish an earlier suspend request. They
265532ed618SSoby Mathew  * are called by the common finisher routine in psci_common.c. The `state_info`
266532ed618SSoby Mathew  * is the psci_power_state from which this CPU has woken up from.
267532ed618SSoby Mathew  ******************************************************************************/
268532ed618SSoby Mathew void psci_cpu_suspend_finish(unsigned int cpu_idx,
269532ed618SSoby Mathew 			     psci_power_state_t *state_info)
270532ed618SSoby Mathew {
271532ed618SSoby Mathew 	unsigned int counter_freq;
272532ed618SSoby Mathew 	unsigned int max_off_lvl;
273532ed618SSoby Mathew 
274532ed618SSoby Mathew 	/* Ensure we have been woken up from a suspended state */
275532ed618SSoby Mathew 	assert(psci_get_aff_info_state() == AFF_STATE_ON && is_local_state_off(\
276532ed618SSoby Mathew 			state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]));
277532ed618SSoby Mathew 
278532ed618SSoby Mathew 	/*
279532ed618SSoby Mathew 	 * Plat. management: Perform the platform specific actions
280532ed618SSoby Mathew 	 * before we change the state of the cpu e.g. enabling the
281532ed618SSoby Mathew 	 * gic or zeroing the mailbox register. If anything goes
282532ed618SSoby Mathew 	 * wrong then assert as there is no way to recover from this
283532ed618SSoby Mathew 	 * situation.
284532ed618SSoby Mathew 	 */
285532ed618SSoby Mathew 	psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
286532ed618SSoby Mathew 
287532ed618SSoby Mathew 	/*
288532ed618SSoby Mathew 	 * Arch. management: Enable the data cache, manage stack memory and
289532ed618SSoby Mathew 	 * restore the stashed EL3 architectural context from the 'cpu_context'
290532ed618SSoby Mathew 	 * structure for this cpu.
291532ed618SSoby Mathew 	 */
292532ed618SSoby Mathew 	psci_do_pwrup_cache_maintenance();
293532ed618SSoby Mathew 
294532ed618SSoby Mathew 	/* Re-init the cntfrq_el0 register */
295532ed618SSoby Mathew 	counter_freq = plat_get_syscnt_freq2();
296532ed618SSoby Mathew 	write_cntfrq_el0(counter_freq);
297532ed618SSoby Mathew 
298532ed618SSoby Mathew 	/*
299532ed618SSoby Mathew 	 * Call the cpu suspend finish handler registered by the Secure Payload
300532ed618SSoby Mathew 	 * Dispatcher to let it do any bookeeping. If the handler encounters an
301532ed618SSoby Mathew 	 * error, it's expected to assert within
302532ed618SSoby Mathew 	 */
303532ed618SSoby Mathew 	if (psci_spd_pm && psci_spd_pm->svc_suspend) {
304532ed618SSoby Mathew 		max_off_lvl = psci_find_max_off_lvl(state_info);
305532ed618SSoby Mathew 		assert (max_off_lvl != PSCI_INVALID_PWR_LVL);
306532ed618SSoby Mathew 		psci_spd_pm->svc_suspend_finish(max_off_lvl);
307532ed618SSoby Mathew 	}
308532ed618SSoby Mathew 
309532ed618SSoby Mathew 	/* Invalidate the suspend level for the cpu */
310532ed618SSoby Mathew 	psci_set_suspend_pwrlvl(PSCI_INVALID_PWR_LVL);
311532ed618SSoby Mathew 
312532ed618SSoby Mathew 	/*
313532ed618SSoby Mathew 	 * Generic management: Now we just need to retrieve the
314532ed618SSoby Mathew 	 * information that we had stashed away during the suspend
315532ed618SSoby Mathew 	 * call to set this cpu on its way.
316532ed618SSoby Mathew 	 */
317532ed618SSoby Mathew 	cm_prepare_el3_exit(NON_SECURE);
318532ed618SSoby Mathew }
319