xref: /rk3399_ARM-atf/lib/psci/psci_suspend.c (revision 61eae524b6e452fd1be931c6e1ff8f7cf3ae969c)
1532ed618SSoby Mathew /*
2532ed618SSoby Mathew  * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
4532ed618SSoby Mathew  * Redistribution and use in source and binary forms, with or without
5532ed618SSoby Mathew  * modification, are permitted provided that the following conditions are met:
6532ed618SSoby Mathew  *
7532ed618SSoby Mathew  * Redistributions of source code must retain the above copyright notice, this
8532ed618SSoby Mathew  * list of conditions and the following disclaimer.
9532ed618SSoby Mathew  *
10532ed618SSoby Mathew  * Redistributions in binary form must reproduce the above copyright notice,
11532ed618SSoby Mathew  * this list of conditions and the following disclaimer in the documentation
12532ed618SSoby Mathew  * and/or other materials provided with the distribution.
13532ed618SSoby Mathew  *
14532ed618SSoby Mathew  * Neither the name of ARM nor the names of its contributors may be used
15532ed618SSoby Mathew  * to endorse or promote products derived from this software without specific
16532ed618SSoby Mathew  * prior written permission.
17532ed618SSoby Mathew  *
18532ed618SSoby Mathew  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19532ed618SSoby Mathew  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20532ed618SSoby Mathew  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21532ed618SSoby Mathew  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22532ed618SSoby Mathew  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23532ed618SSoby Mathew  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24532ed618SSoby Mathew  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25532ed618SSoby Mathew  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26532ed618SSoby Mathew  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27532ed618SSoby Mathew  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28532ed618SSoby Mathew  * POSSIBILITY OF SUCH DAMAGE.
29532ed618SSoby Mathew  */
30532ed618SSoby Mathew 
31532ed618SSoby Mathew #include <assert.h>
32532ed618SSoby Mathew #include <bl_common.h>
33532ed618SSoby Mathew #include <arch.h>
34532ed618SSoby Mathew #include <arch_helpers.h>
35532ed618SSoby Mathew #include <context.h>
36532ed618SSoby Mathew #include <context_mgmt.h>
37532ed618SSoby Mathew #include <cpu_data.h>
38532ed618SSoby Mathew #include <debug.h>
39532ed618SSoby Mathew #include <platform.h>
40532ed618SSoby Mathew #include <stddef.h>
41532ed618SSoby Mathew #include "psci_private.h"
42532ed618SSoby Mathew 
43532ed618SSoby Mathew /*******************************************************************************
44532ed618SSoby Mathew  * This function does generic and platform specific operations after a wake-up
45532ed618SSoby Mathew  * from standby/retention states at multiple power levels.
46532ed618SSoby Mathew  ******************************************************************************/
47532ed618SSoby Mathew static void psci_suspend_to_standby_finisher(unsigned int cpu_idx,
48532ed618SSoby Mathew 					     unsigned int end_pwrlvl)
49532ed618SSoby Mathew {
50*61eae524SAchin Gupta 	psci_power_state_t state_info;
51*61eae524SAchin Gupta 
52532ed618SSoby Mathew 	psci_acquire_pwr_domain_locks(end_pwrlvl,
53532ed618SSoby Mathew 				cpu_idx);
54532ed618SSoby Mathew 
55532ed618SSoby Mathew 	/*
56*61eae524SAchin Gupta 	 * Find out which retention states this CPU has exited from until the
57*61eae524SAchin Gupta 	 * 'end_pwrlvl'. The exit retention state could be deeper than the entry
58*61eae524SAchin Gupta 	 * state as a result of state coordination amongst other CPUs post wfi.
59*61eae524SAchin Gupta 	 */
60*61eae524SAchin Gupta 	psci_get_target_local_pwr_states(end_pwrlvl, &state_info);
61*61eae524SAchin Gupta 
62*61eae524SAchin Gupta 	/*
63532ed618SSoby Mathew 	 * Plat. management: Allow the platform to do operations
64532ed618SSoby Mathew 	 * on waking up from retention.
65532ed618SSoby Mathew 	 */
66*61eae524SAchin Gupta 	psci_plat_pm_ops->pwr_domain_suspend_finish(&state_info);
67532ed618SSoby Mathew 
68532ed618SSoby Mathew 	/*
69532ed618SSoby Mathew 	 * Set the requested and target state of this CPU and all the higher
70532ed618SSoby Mathew 	 * power domain levels for this CPU to run.
71532ed618SSoby Mathew 	 */
72532ed618SSoby Mathew 	psci_set_pwr_domains_to_run(end_pwrlvl);
73532ed618SSoby Mathew 
74532ed618SSoby Mathew 	psci_release_pwr_domain_locks(end_pwrlvl,
75532ed618SSoby Mathew 				cpu_idx);
76532ed618SSoby Mathew }
77532ed618SSoby Mathew 
78532ed618SSoby Mathew /*******************************************************************************
79532ed618SSoby Mathew  * This function does generic and platform specific suspend to power down
80532ed618SSoby Mathew  * operations.
81532ed618SSoby Mathew  ******************************************************************************/
82532ed618SSoby Mathew static void psci_suspend_to_pwrdown_start(unsigned int end_pwrlvl,
83532ed618SSoby Mathew 					  entry_point_info_t *ep,
84532ed618SSoby Mathew 					  psci_power_state_t *state_info)
85532ed618SSoby Mathew {
86532ed618SSoby Mathew 	unsigned int max_off_lvl = psci_find_max_off_lvl(state_info);
87532ed618SSoby Mathew 
88532ed618SSoby Mathew 	/* Save PSCI target power level for the suspend finisher handler */
89532ed618SSoby Mathew 	psci_set_suspend_pwrlvl(end_pwrlvl);
90532ed618SSoby Mathew 
91532ed618SSoby Mathew 	/*
92532ed618SSoby Mathew 	 * Flush the target power level as it will be accessed on power up with
93532ed618SSoby Mathew 	 * Data cache disabled.
94532ed618SSoby Mathew 	 */
95532ed618SSoby Mathew 	flush_cpu_data(psci_svc_cpu_data.target_pwrlvl);
96532ed618SSoby Mathew 
97532ed618SSoby Mathew 	/*
98532ed618SSoby Mathew 	 * Call the cpu suspend handler registered by the Secure Payload
99532ed618SSoby Mathew 	 * Dispatcher to let it do any book-keeping. If the handler encounters an
100532ed618SSoby Mathew 	 * error, it's expected to assert within
101532ed618SSoby Mathew 	 */
102532ed618SSoby Mathew 	if (psci_spd_pm && psci_spd_pm->svc_suspend)
103532ed618SSoby Mathew 		psci_spd_pm->svc_suspend(max_off_lvl);
104532ed618SSoby Mathew 
105532ed618SSoby Mathew 	/*
106532ed618SSoby Mathew 	 * Store the re-entry information for the non-secure world.
107532ed618SSoby Mathew 	 */
108532ed618SSoby Mathew 	cm_init_my_context(ep);
109532ed618SSoby Mathew 
110532ed618SSoby Mathew 	/*
111532ed618SSoby Mathew 	 * Arch. management. Perform the necessary steps to flush all
112532ed618SSoby Mathew 	 * cpu caches. Currently we assume that the power level correspond
113532ed618SSoby Mathew 	 * the cache level.
114532ed618SSoby Mathew 	 * TODO : Introduce a mechanism to query the cache level to flush
115532ed618SSoby Mathew 	 * and the cpu-ops power down to perform from the platform.
116532ed618SSoby Mathew 	 */
117532ed618SSoby Mathew 	psci_do_pwrdown_cache_maintenance(max_off_lvl);
118532ed618SSoby Mathew }
119532ed618SSoby Mathew 
120532ed618SSoby Mathew /*******************************************************************************
121532ed618SSoby Mathew  * Top level handler which is called when a cpu wants to suspend its execution.
122532ed618SSoby Mathew  * It is assumed that along with suspending the cpu power domain, power domains
123532ed618SSoby Mathew  * at higher levels until the target power level will be suspended as well. It
124532ed618SSoby Mathew  * coordinates with the platform to negotiate the target state for each of
125532ed618SSoby Mathew  * the power domain level till the target power domain level. It then performs
126532ed618SSoby Mathew  * generic, architectural, platform setup and state management required to
127532ed618SSoby Mathew  * suspend that power domain level and power domain levels below it.
128532ed618SSoby Mathew  * e.g. For a cpu that's to be suspended, it could mean programming the
129532ed618SSoby Mathew  * power controller whereas for a cluster that's to be suspended, it will call
130532ed618SSoby Mathew  * the platform specific code which will disable coherency at the interconnect
131532ed618SSoby Mathew  * level if the cpu is the last in the cluster and also the program the power
132532ed618SSoby Mathew  * controller.
133532ed618SSoby Mathew  *
134532ed618SSoby Mathew  * All the required parameter checks are performed at the beginning and after
135532ed618SSoby Mathew  * the state transition has been done, no further error is expected and it is
136532ed618SSoby Mathew  * not possible to undo any of the actions taken beyond that point.
137532ed618SSoby Mathew  ******************************************************************************/
138532ed618SSoby Mathew void psci_cpu_suspend_start(entry_point_info_t *ep,
139532ed618SSoby Mathew 			    unsigned int end_pwrlvl,
140532ed618SSoby Mathew 			    psci_power_state_t *state_info,
141532ed618SSoby Mathew 			    unsigned int is_power_down_state)
142532ed618SSoby Mathew {
143532ed618SSoby Mathew 	int skip_wfi = 0;
144532ed618SSoby Mathew 	unsigned int idx = plat_my_core_pos();
145532ed618SSoby Mathew 
146532ed618SSoby Mathew 	/*
147532ed618SSoby Mathew 	 * This function must only be called on platforms where the
148532ed618SSoby Mathew 	 * CPU_SUSPEND platform hooks have been implemented.
149532ed618SSoby Mathew 	 */
150532ed618SSoby Mathew 	assert(psci_plat_pm_ops->pwr_domain_suspend &&
151532ed618SSoby Mathew 			psci_plat_pm_ops->pwr_domain_suspend_finish);
152532ed618SSoby Mathew 
153532ed618SSoby Mathew 	/*
154532ed618SSoby Mathew 	 * This function acquires the lock corresponding to each power
155532ed618SSoby Mathew 	 * level so that by the time all locks are taken, the system topology
156532ed618SSoby Mathew 	 * is snapshot and state management can be done safely.
157532ed618SSoby Mathew 	 */
158532ed618SSoby Mathew 	psci_acquire_pwr_domain_locks(end_pwrlvl,
159532ed618SSoby Mathew 				      idx);
160532ed618SSoby Mathew 
161532ed618SSoby Mathew 	/*
162532ed618SSoby Mathew 	 * We check if there are any pending interrupts after the delay
163532ed618SSoby Mathew 	 * introduced by lock contention to increase the chances of early
164532ed618SSoby Mathew 	 * detection that a wake-up interrupt has fired.
165532ed618SSoby Mathew 	 */
166532ed618SSoby Mathew 	if (read_isr_el1()) {
167532ed618SSoby Mathew 		skip_wfi = 1;
168532ed618SSoby Mathew 		goto exit;
169532ed618SSoby Mathew 	}
170532ed618SSoby Mathew 
171532ed618SSoby Mathew 	/*
172532ed618SSoby Mathew 	 * This function is passed the requested state info and
173532ed618SSoby Mathew 	 * it returns the negotiated state info for each power level upto
174532ed618SSoby Mathew 	 * the end level specified.
175532ed618SSoby Mathew 	 */
176532ed618SSoby Mathew 	psci_do_state_coordination(end_pwrlvl, state_info);
177532ed618SSoby Mathew 
178532ed618SSoby Mathew #if ENABLE_PSCI_STAT
179532ed618SSoby Mathew 	/* Update the last cpu for each level till end_pwrlvl */
180532ed618SSoby Mathew 	psci_stats_update_pwr_down(end_pwrlvl, state_info);
181532ed618SSoby Mathew #endif
182532ed618SSoby Mathew 
183532ed618SSoby Mathew 	if (is_power_down_state)
184532ed618SSoby Mathew 		psci_suspend_to_pwrdown_start(end_pwrlvl, ep, state_info);
185532ed618SSoby Mathew 
186532ed618SSoby Mathew 	/*
187532ed618SSoby Mathew 	 * Plat. management: Allow the platform to perform the
188532ed618SSoby Mathew 	 * necessary actions to turn off this cpu e.g. set the
189532ed618SSoby Mathew 	 * platform defined mailbox with the psci entrypoint,
190532ed618SSoby Mathew 	 * program the power controller etc.
191532ed618SSoby Mathew 	 */
192532ed618SSoby Mathew 	psci_plat_pm_ops->pwr_domain_suspend(state_info);
193532ed618SSoby Mathew 
194532ed618SSoby Mathew #if ENABLE_PSCI_STAT
195532ed618SSoby Mathew 	/*
196532ed618SSoby Mathew 	 * Capture time-stamp while entering low power state.
197532ed618SSoby Mathew 	 * No cache maintenance needed because caches are off
198532ed618SSoby Mathew 	 * and writes are direct to main memory.
199532ed618SSoby Mathew 	 */
200532ed618SSoby Mathew 	PMF_CAPTURE_TIMESTAMP(psci_svc, PSCI_STAT_ID_ENTER_LOW_PWR,
201532ed618SSoby Mathew 		PMF_NO_CACHE_MAINT);
202532ed618SSoby Mathew #endif
203532ed618SSoby Mathew 
204532ed618SSoby Mathew exit:
205532ed618SSoby Mathew 	/*
206532ed618SSoby Mathew 	 * Release the locks corresponding to each power level in the
207532ed618SSoby Mathew 	 * reverse order to which they were acquired.
208532ed618SSoby Mathew 	 */
209532ed618SSoby Mathew 	psci_release_pwr_domain_locks(end_pwrlvl,
210532ed618SSoby Mathew 				  idx);
211532ed618SSoby Mathew 	if (skip_wfi)
212532ed618SSoby Mathew 		return;
213532ed618SSoby Mathew 
214532ed618SSoby Mathew 	if (is_power_down_state) {
215532ed618SSoby Mathew 		/* The function calls below must not return */
216532ed618SSoby Mathew 		if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi)
217532ed618SSoby Mathew 			psci_plat_pm_ops->pwr_domain_pwr_down_wfi(state_info);
218532ed618SSoby Mathew 		else
219532ed618SSoby Mathew 			psci_power_down_wfi();
220532ed618SSoby Mathew 	}
221532ed618SSoby Mathew 
222532ed618SSoby Mathew 	/*
223532ed618SSoby Mathew 	 * We will reach here if only retention/standby states have been
224532ed618SSoby Mathew 	 * requested at multiple power levels. This means that the cpu
225532ed618SSoby Mathew 	 * context will be preserved.
226532ed618SSoby Mathew 	 */
227532ed618SSoby Mathew 	wfi();
228532ed618SSoby Mathew 
229532ed618SSoby Mathew 	/*
230532ed618SSoby Mathew 	 * After we wake up from context retaining suspend, call the
231532ed618SSoby Mathew 	 * context retaining suspend finisher.
232532ed618SSoby Mathew 	 */
233*61eae524SAchin Gupta 	psci_suspend_to_standby_finisher(idx, end_pwrlvl);
234532ed618SSoby Mathew }
235532ed618SSoby Mathew 
236532ed618SSoby Mathew /*******************************************************************************
237532ed618SSoby Mathew  * The following functions finish an earlier suspend request. They
238532ed618SSoby Mathew  * are called by the common finisher routine in psci_common.c. The `state_info`
239532ed618SSoby Mathew  * is the psci_power_state from which this CPU has woken up from.
240532ed618SSoby Mathew  ******************************************************************************/
241532ed618SSoby Mathew void psci_cpu_suspend_finish(unsigned int cpu_idx,
242532ed618SSoby Mathew 			     psci_power_state_t *state_info)
243532ed618SSoby Mathew {
244532ed618SSoby Mathew 	unsigned int counter_freq;
245532ed618SSoby Mathew 	unsigned int max_off_lvl;
246532ed618SSoby Mathew 
247532ed618SSoby Mathew 	/* Ensure we have been woken up from a suspended state */
248532ed618SSoby Mathew 	assert(psci_get_aff_info_state() == AFF_STATE_ON && is_local_state_off(\
249532ed618SSoby Mathew 			state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]));
250532ed618SSoby Mathew 
251532ed618SSoby Mathew 	/*
252532ed618SSoby Mathew 	 * Plat. management: Perform the platform specific actions
253532ed618SSoby Mathew 	 * before we change the state of the cpu e.g. enabling the
254532ed618SSoby Mathew 	 * gic or zeroing the mailbox register. If anything goes
255532ed618SSoby Mathew 	 * wrong then assert as there is no way to recover from this
256532ed618SSoby Mathew 	 * situation.
257532ed618SSoby Mathew 	 */
258532ed618SSoby Mathew 	psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
259532ed618SSoby Mathew 
260532ed618SSoby Mathew 	/*
261532ed618SSoby Mathew 	 * Arch. management: Enable the data cache, manage stack memory and
262532ed618SSoby Mathew 	 * restore the stashed EL3 architectural context from the 'cpu_context'
263532ed618SSoby Mathew 	 * structure for this cpu.
264532ed618SSoby Mathew 	 */
265532ed618SSoby Mathew 	psci_do_pwrup_cache_maintenance();
266532ed618SSoby Mathew 
267532ed618SSoby Mathew 	/* Re-init the cntfrq_el0 register */
268532ed618SSoby Mathew 	counter_freq = plat_get_syscnt_freq2();
269532ed618SSoby Mathew 	write_cntfrq_el0(counter_freq);
270532ed618SSoby Mathew 
271532ed618SSoby Mathew 	/*
272532ed618SSoby Mathew 	 * Call the cpu suspend finish handler registered by the Secure Payload
273532ed618SSoby Mathew 	 * Dispatcher to let it do any bookeeping. If the handler encounters an
274532ed618SSoby Mathew 	 * error, it's expected to assert within
275532ed618SSoby Mathew 	 */
276532ed618SSoby Mathew 	if (psci_spd_pm && psci_spd_pm->svc_suspend) {
277532ed618SSoby Mathew 		max_off_lvl = psci_find_max_off_lvl(state_info);
278532ed618SSoby Mathew 		assert (max_off_lvl != PSCI_INVALID_PWR_LVL);
279532ed618SSoby Mathew 		psci_spd_pm->svc_suspend_finish(max_off_lvl);
280532ed618SSoby Mathew 	}
281532ed618SSoby Mathew 
282532ed618SSoby Mathew 	/* Invalidate the suspend level for the cpu */
283532ed618SSoby Mathew 	psci_set_suspend_pwrlvl(PSCI_INVALID_PWR_LVL);
284532ed618SSoby Mathew 
285532ed618SSoby Mathew 	/*
286532ed618SSoby Mathew 	 * Generic management: Now we just need to retrieve the
287532ed618SSoby Mathew 	 * information that we had stashed away during the suspend
288532ed618SSoby Mathew 	 * call to set this cpu on its way.
289532ed618SSoby Mathew 	 */
290532ed618SSoby Mathew 	cm_prepare_el3_exit(NON_SECURE);
291532ed618SSoby Mathew }
292