xref: /rk3399_ARM-atf/lib/psci/psci_suspend.c (revision 04c39e46e0b237c7e1ccfdd5428d7ab675fd6a92)
1532ed618SSoby Mathew /*
244ee7714SBoyan Karatotev  * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <stddef.h>
909d40e0eSAntonio Nino Diaz 
10532ed618SSoby Mathew #include <arch.h>
11532ed618SSoby Mathew #include <arch_helpers.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
14532ed618SSoby Mathew #include <context.h>
155d893410SBoyan Karatotev #include <drivers/arm/gic.h>
1609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
1709d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/cpu_data.h>
1809d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
1909d40e0eSAntonio Nino Diaz #include <lib/pmf/pmf.h>
2009d40e0eSAntonio Nino Diaz #include <lib/runtime_instr.h>
2109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2209d40e0eSAntonio Nino Diaz 
23532ed618SSoby Mathew #include "psci_private.h"
24532ed618SSoby Mathew 
25532ed618SSoby Mathew /*******************************************************************************
26532ed618SSoby Mathew  * This function does generic and platform specific operations after a wake-up
27532ed618SSoby Mathew  * from standby/retention states at multiple power levels.
28532ed618SSoby Mathew  ******************************************************************************/
292b5e00d4SBoyan Karatotev static void psci_cpu_suspend_to_standby_finish(unsigned int end_pwrlvl,
3044ee7714SBoyan Karatotev 					     psci_power_state_t *state_info)
31532ed618SSoby Mathew {
3261eae524SAchin Gupta 	/*
33532ed618SSoby Mathew 	 * Plat. management: Allow the platform to do operations
34532ed618SSoby Mathew 	 * on waking up from retention.
35532ed618SSoby Mathew 	 */
3644ee7714SBoyan Karatotev 	psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
37532ed618SSoby Mathew 
380c836554SBoyan Karatotev 	/* This loses its meaning when not suspending, reset so it's correct for OFF */
390c836554SBoyan Karatotev 	psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL);
40532ed618SSoby Mathew }
41532ed618SSoby Mathew 
42532ed618SSoby Mathew /*******************************************************************************
43532ed618SSoby Mathew  * This function does generic and platform specific suspend to power down
44532ed618SSoby Mathew  * operations.
45532ed618SSoby Mathew  ******************************************************************************/
4683ec7e45SBoyan Karatotev static void psci_suspend_to_pwrdown_start(unsigned int idx,
4783ec7e45SBoyan Karatotev 					  unsigned int end_pwrlvl,
482b5e00d4SBoyan Karatotev 					  unsigned int max_off_lvl,
49621d64f8SAntonio Nino Diaz 					  const psci_power_state_t *state_info)
50532ed618SSoby Mathew {
5183ec7e45SBoyan Karatotev 	PUBLISH_EVENT_ARG(psci_suspend_pwrdown_start, &idx);
527593252cSDimitris Papastamos 
53606b7430SWing Li #if PSCI_OS_INIT_MODE
54606b7430SWing Li #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
55606b7430SWing Li 	end_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
56606b7430SWing Li #else
57606b7430SWing Li 	end_pwrlvl = PLAT_MAX_PWR_LVL;
58606b7430SWing Li #endif
59606b7430SWing Li #endif
60606b7430SWing Li 
61532ed618SSoby Mathew 	/* Save PSCI target power level for the suspend finisher handler */
62532ed618SSoby Mathew 	psci_set_suspend_pwrlvl(end_pwrlvl);
63532ed618SSoby Mathew 
64532ed618SSoby Mathew 	/*
65a10d3632SJeenu Viswambharan 	 * Flush the target power level as it might be accessed on power up with
66532ed618SSoby Mathew 	 * Data cache disabled.
67532ed618SSoby Mathew 	 */
68a10d3632SJeenu Viswambharan 	psci_flush_cpu_data(psci_svc_cpu_data.target_pwrlvl);
69532ed618SSoby Mathew 
70532ed618SSoby Mathew 	/*
71532ed618SSoby Mathew 	 * Call the cpu suspend handler registered by the Secure Payload
72532ed618SSoby Mathew 	 * Dispatcher to let it do any book-keeping. If the handler encounters an
73532ed618SSoby Mathew 	 * error, it's expected to assert within
74532ed618SSoby Mathew 	 */
75621d64f8SAntonio Nino Diaz 	if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend != NULL))
76532ed618SSoby Mathew 		psci_spd_pm->svc_suspend(max_off_lvl);
77532ed618SSoby Mathew 
781862d620SVarun Wadekar #if !HW_ASSISTED_COHERENCY
791862d620SVarun Wadekar 	/*
801862d620SVarun Wadekar 	 * Plat. management: Allow the platform to perform any early
811862d620SVarun Wadekar 	 * actions required to power down the CPU. This might be useful for
821862d620SVarun Wadekar 	 * HW_ASSISTED_COHERENCY = 0 platforms that can safely perform these
831862d620SVarun Wadekar 	 * actions with data caches enabled.
841862d620SVarun Wadekar 	 */
85621d64f8SAntonio Nino Diaz 	if (psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early != NULL)
861862d620SVarun Wadekar 		psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early(state_info);
871862d620SVarun Wadekar #endif
88532ed618SSoby Mathew 	/*
89b0408e87SJeenu Viswambharan 	 * Arch. management. Initiate power down sequence.
90532ed618SSoby Mathew 	 */
912b5e00d4SBoyan Karatotev 	psci_pwrdown_cpu_start(max_off_lvl);
92532ed618SSoby Mathew }
93532ed618SSoby Mathew 
94532ed618SSoby Mathew /*******************************************************************************
95532ed618SSoby Mathew  * Top level handler which is called when a cpu wants to suspend its execution.
96532ed618SSoby Mathew  * It is assumed that along with suspending the cpu power domain, power domains
97532ed618SSoby Mathew  * at higher levels until the target power level will be suspended as well. It
98532ed618SSoby Mathew  * coordinates with the platform to negotiate the target state for each of
99532ed618SSoby Mathew  * the power domain level till the target power domain level. It then performs
100532ed618SSoby Mathew  * generic, architectural, platform setup and state management required to
101532ed618SSoby Mathew  * suspend that power domain level and power domain levels below it.
102532ed618SSoby Mathew  * e.g. For a cpu that's to be suspended, it could mean programming the
103532ed618SSoby Mathew  * power controller whereas for a cluster that's to be suspended, it will call
104532ed618SSoby Mathew  * the platform specific code which will disable coherency at the interconnect
105532ed618SSoby Mathew  * level if the cpu is the last in the cluster and also the program the power
106532ed618SSoby Mathew  * controller.
107532ed618SSoby Mathew  *
108532ed618SSoby Mathew  * All the required parameter checks are performed at the beginning and after
109532ed618SSoby Mathew  * the state transition has been done, no further error is expected and it is
110532ed618SSoby Mathew  * not possible to undo any of the actions taken beyond that point.
111532ed618SSoby Mathew  ******************************************************************************/
1123b802105SBoyan Karatotev int psci_cpu_suspend_start(unsigned int idx,
113532ed618SSoby Mathew 			   unsigned int end_pwrlvl,
114532ed618SSoby Mathew 			   psci_power_state_t *state_info,
115532ed618SSoby Mathew 			   unsigned int is_power_down_state)
116532ed618SSoby Mathew {
117606b7430SWing Li 	int rc = PSCI_E_SUCCESS;
11874d27d00SAndrew F. Davis 	unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1192b5e00d4SBoyan Karatotev 	unsigned int max_off_lvl = 0;
120532ed618SSoby Mathew 
121532ed618SSoby Mathew 	/*
122532ed618SSoby Mathew 	 * This function must only be called on platforms where the
123532ed618SSoby Mathew 	 * CPU_SUSPEND platform hooks have been implemented.
124532ed618SSoby Mathew 	 */
125621d64f8SAntonio Nino Diaz 	assert((psci_plat_pm_ops->pwr_domain_suspend != NULL) &&
126621d64f8SAntonio Nino Diaz 	       (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL));
127532ed618SSoby Mathew 
12874d27d00SAndrew F. Davis 	/* Get the parent nodes */
12974d27d00SAndrew F. Davis 	psci_get_parent_pwr_domain_nodes(idx, end_pwrlvl, parent_nodes);
13074d27d00SAndrew F. Davis 
131532ed618SSoby Mathew 	/*
132532ed618SSoby Mathew 	 * This function acquires the lock corresponding to each power
133532ed618SSoby Mathew 	 * level so that by the time all locks are taken, the system topology
134532ed618SSoby Mathew 	 * is snapshot and state management can be done safely.
135532ed618SSoby Mathew 	 */
13674d27d00SAndrew F. Davis 	psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
137532ed618SSoby Mathew 
138532ed618SSoby Mathew 	/*
139532ed618SSoby Mathew 	 * We check if there are any pending interrupts after the delay
140532ed618SSoby Mathew 	 * introduced by lock contention to increase the chances of early
141532ed618SSoby Mathew 	 * detection that a wake-up interrupt has fired.
142532ed618SSoby Mathew 	 */
143621d64f8SAntonio Nino Diaz 	if (read_isr_el1() != 0U) {
1440839cfc9SMaheedhar Bollapalli 		goto suspend_exit;
145532ed618SSoby Mathew 	}
146532ed618SSoby Mathew 
147606b7430SWing Li #if PSCI_OS_INIT_MODE
148606b7430SWing Li 	if (psci_suspend_mode == OS_INIT) {
149606b7430SWing Li 		/*
150606b7430SWing Li 		 * This function validates the requested state info for
151606b7430SWing Li 		 * OS-initiated mode.
152606b7430SWing Li 		 */
1533b802105SBoyan Karatotev 		rc = psci_validate_state_coordination(idx, end_pwrlvl, state_info);
154606b7430SWing Li 		if (rc != PSCI_E_SUCCESS) {
1550839cfc9SMaheedhar Bollapalli 			goto suspend_exit;
156606b7430SWing Li 		}
157606b7430SWing Li 	} else {
158606b7430SWing Li #endif
159532ed618SSoby Mathew 		/*
160532ed618SSoby Mathew 		 * This function is passed the requested state info and
161532ed618SSoby Mathew 		 * it returns the negotiated state info for each power level upto
162532ed618SSoby Mathew 		 * the end level specified.
163532ed618SSoby Mathew 		 */
1643b802105SBoyan Karatotev 		psci_do_state_coordination(idx, end_pwrlvl, state_info);
165606b7430SWing Li #if PSCI_OS_INIT_MODE
166606b7430SWing Li 	}
167606b7430SWing Li #endif
168532ed618SSoby Mathew 
169d3488614SWing Li #if PSCI_OS_INIT_MODE
170d3488614SWing Li 	if (psci_plat_pm_ops->pwr_domain_validate_suspend != NULL) {
171d3488614SWing Li 		rc = psci_plat_pm_ops->pwr_domain_validate_suspend(state_info);
172d3488614SWing Li 		if (rc != PSCI_E_SUCCESS) {
1730839cfc9SMaheedhar Bollapalli 			goto suspend_exit;
174d3488614SWing Li 		}
175d3488614SWing Li 	}
176d3488614SWing Li #endif
177d3488614SWing Li 
178d3488614SWing Li 	/* Update the target state in the power domain nodes */
1793b802105SBoyan Karatotev 	psci_set_target_local_pwr_states(idx, end_pwrlvl, state_info);
180d3488614SWing Li 
181532ed618SSoby Mathew #if ENABLE_PSCI_STAT
182532ed618SSoby Mathew 	/* Update the last cpu for each level till end_pwrlvl */
1833b802105SBoyan Karatotev 	psci_stats_update_pwr_down(idx, end_pwrlvl, state_info);
184532ed618SSoby Mathew #endif
185532ed618SSoby Mathew 
1862b5e00d4SBoyan Karatotev 	if (is_power_down_state != 0U) {
1872b5e00d4SBoyan Karatotev 		max_off_lvl = psci_find_max_off_lvl(state_info);
188ef738d19SManish Pandey 		psci_suspend_to_pwrdown_start(idx, end_pwrlvl, end_pwrlvl, state_info);
1892b5e00d4SBoyan Karatotev 	}
190532ed618SSoby Mathew 
1915d893410SBoyan Karatotev #if USE_GIC_DRIVER
1925d893410SBoyan Karatotev 	/* turn the GIC off before we hand off to the platform */
1935d893410SBoyan Karatotev 	gic_cpuif_disable(idx);
1945d893410SBoyan Karatotev #endif /* USE_GIC_DRIVER */
1955d893410SBoyan Karatotev 
196532ed618SSoby Mathew 	/*
197532ed618SSoby Mathew 	 * Plat. management: Allow the platform to perform the
198532ed618SSoby Mathew 	 * necessary actions to turn off this cpu e.g. set the
199532ed618SSoby Mathew 	 * platform defined mailbox with the psci entrypoint,
200532ed618SSoby Mathew 	 * program the power controller etc.
201532ed618SSoby Mathew 	 */
202532ed618SSoby Mathew 	psci_plat_pm_ops->pwr_domain_suspend(state_info);
203532ed618SSoby Mathew 
204532ed618SSoby Mathew #if ENABLE_PSCI_STAT
20504c1db1eSdp-arm 	plat_psci_stat_accounting_start(state_info);
206532ed618SSoby Mathew #endif
207532ed618SSoby Mathew 
208532ed618SSoby Mathew 	/*
209532ed618SSoby Mathew 	 * Release the locks corresponding to each power level in the
210532ed618SSoby Mathew 	 * reverse order to which they were acquired.
211532ed618SSoby Mathew 	 */
21274d27d00SAndrew F. Davis 	psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
21374d27d00SAndrew F. Davis 
214872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION
215872be88aSdp-arm 	/*
216872be88aSdp-arm 	 * Update the timestamp with cache off. We assume this
217872be88aSdp-arm 	 * timestamp can only be read from the current CPU and the
218872be88aSdp-arm 	 * timestamp cache line will be flushed before return to
219872be88aSdp-arm 	 * normal world on wakeup.
220872be88aSdp-arm 	 */
221872be88aSdp-arm 	PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
222872be88aSdp-arm 	    RT_INSTR_ENTER_HW_LOW_PWR,
223872be88aSdp-arm 	    PMF_NO_CACHE_MAINT);
224872be88aSdp-arm #endif
225872be88aSdp-arm 
2262b5e00d4SBoyan Karatotev 	if (is_power_down_state != 0U) {
227db5fe4f4SBoyan Karatotev 		if (psci_plat_pm_ops->pwr_domain_pwr_down != NULL) {
2282b5e00d4SBoyan Karatotev 			/* This function may not return */
229db5fe4f4SBoyan Karatotev 			psci_plat_pm_ops->pwr_domain_pwr_down(state_info);
230532ed618SSoby Mathew 		}
231532ed618SSoby Mathew 
2322b5e00d4SBoyan Karatotev 		psci_pwrdown_cpu_end_wakeup(max_off_lvl);
2332b5e00d4SBoyan Karatotev 	} else {
234532ed618SSoby Mathew 		/*
235532ed618SSoby Mathew 		 * We will reach here if only retention/standby states have been
236532ed618SSoby Mathew 		 * requested at multiple power levels. This means that the cpu
237532ed618SSoby Mathew 		 * context will be preserved.
238532ed618SSoby Mathew 		 */
239532ed618SSoby Mathew 		wfi();
2402b5e00d4SBoyan Karatotev 	}
241532ed618SSoby Mathew 
242872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION
243872be88aSdp-arm 	PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
244872be88aSdp-arm 	    RT_INSTR_EXIT_HW_LOW_PWR,
245872be88aSdp-arm 	    PMF_NO_CACHE_MAINT);
246872be88aSdp-arm #endif
247872be88aSdp-arm 
24844ee7714SBoyan Karatotev 	psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
24944ee7714SBoyan Karatotev 	/*
25044ee7714SBoyan Karatotev 	 * Find out which retention states this CPU has exited from until the
25144ee7714SBoyan Karatotev 	 * 'end_pwrlvl'. The exit retention state could be deeper than the entry
25244ee7714SBoyan Karatotev 	 * state as a result of state coordination amongst other CPUs post wfi.
25344ee7714SBoyan Karatotev 	 */
2543b802105SBoyan Karatotev 	psci_get_target_local_pwr_states(idx, end_pwrlvl, state_info);
25544ee7714SBoyan Karatotev 
25644ee7714SBoyan Karatotev #if ENABLE_PSCI_STAT
25744ee7714SBoyan Karatotev 	plat_psci_stat_accounting_stop(state_info);
2583b802105SBoyan Karatotev 	psci_stats_update_pwr_up(idx, end_pwrlvl, state_info);
25944ee7714SBoyan Karatotev #endif
26044ee7714SBoyan Karatotev 
261532ed618SSoby Mathew 	/*
2622b5e00d4SBoyan Karatotev 	 * Waking up means we've retained all context. Call the finishers to put
2632b5e00d4SBoyan Karatotev 	 * the system back to a usable state.
264532ed618SSoby Mathew 	 */
2652b5e00d4SBoyan Karatotev 	if (is_power_down_state != 0U) {
266*04c39e46SBoyan Karatotev 		psci_cpu_suspend_to_powerdown_finish(idx, max_off_lvl, state_info, true);
2672b5e00d4SBoyan Karatotev 	} else {
2682b5e00d4SBoyan Karatotev 		psci_cpu_suspend_to_standby_finish(end_pwrlvl, state_info);
2692b5e00d4SBoyan Karatotev 	}
27044ee7714SBoyan Karatotev 
2715d893410SBoyan Karatotev #if USE_GIC_DRIVER
2725d893410SBoyan Karatotev 	/* Turn GIC on after platform has had a chance to do state management */
2735d893410SBoyan Karatotev 	gic_cpuif_enable(idx);
2745d893410SBoyan Karatotev #endif /* USE_GIC_DRIVER */
2755d893410SBoyan Karatotev 
27644ee7714SBoyan Karatotev 	/*
27744ee7714SBoyan Karatotev 	 * Set the requested and target state of this CPU and all the higher
27844ee7714SBoyan Karatotev 	 * power domain levels for this CPU to run.
27944ee7714SBoyan Karatotev 	 */
2803b802105SBoyan Karatotev 	psci_set_pwr_domains_to_run(idx, end_pwrlvl);
28144ee7714SBoyan Karatotev 
2820839cfc9SMaheedhar Bollapalli suspend_exit:
28344ee7714SBoyan Karatotev 	psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
284606b7430SWing Li 
285606b7430SWing Li 	return rc;
286532ed618SSoby Mathew }
287532ed618SSoby Mathew 
288532ed618SSoby Mathew /*******************************************************************************
289532ed618SSoby Mathew  * The following functions finish an earlier suspend request. They
290532ed618SSoby Mathew  * are called by the common finisher routine in psci_common.c. The `state_info`
291532ed618SSoby Mathew  * is the psci_power_state from which this CPU has woken up from.
292532ed618SSoby Mathew  ******************************************************************************/
293*04c39e46SBoyan Karatotev void psci_cpu_suspend_to_powerdown_finish(unsigned int cpu_idx, unsigned int max_off_lvl, const psci_power_state_t *state_info, bool abandon)
294532ed618SSoby Mathew {
295532ed618SSoby Mathew 	unsigned int counter_freq;
296532ed618SSoby Mathew 
297532ed618SSoby Mathew 	/* Ensure we have been woken up from a suspended state */
298621d64f8SAntonio Nino Diaz 	assert((psci_get_aff_info_state() == AFF_STATE_ON) &&
299621d64f8SAntonio Nino Diaz 		(is_local_state_off(
300621d64f8SAntonio Nino Diaz 			state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]) != 0));
301532ed618SSoby Mathew 
302532ed618SSoby Mathew 	/*
303532ed618SSoby Mathew 	 * Plat. management: Perform the platform specific actions
304532ed618SSoby Mathew 	 * before we change the state of the cpu e.g. enabling the
305532ed618SSoby Mathew 	 * gic or zeroing the mailbox register. If anything goes
306532ed618SSoby Mathew 	 * wrong then assert as there is no way to recover from this
307532ed618SSoby Mathew 	 * situation.
308532ed618SSoby Mathew 	 */
309532ed618SSoby Mathew 	psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
310532ed618SSoby Mathew 
311bcc3c49cSSoby Mathew #if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
312b0408e87SJeenu Viswambharan 	/* Arch. management: Enable the data cache, stack memory maintenance. */
313532ed618SSoby Mathew 	psci_do_pwrup_cache_maintenance();
314b0408e87SJeenu Viswambharan #endif
315532ed618SSoby Mathew 
3165d893410SBoyan Karatotev #if USE_GIC_DRIVER
3175d893410SBoyan Karatotev 	/* GIC on after platform has had its say and MMU is on */
3185d893410SBoyan Karatotev 	gic_cpuif_enable(cpu_idx);
3195d893410SBoyan Karatotev #endif /* USE_GIC_DRIVER */
3205d893410SBoyan Karatotev 
321532ed618SSoby Mathew 	/* Re-init the cntfrq_el0 register */
322532ed618SSoby Mathew 	counter_freq = plat_get_syscnt_freq2();
323532ed618SSoby Mathew 	write_cntfrq_el0(counter_freq);
324532ed618SSoby Mathew 
325532ed618SSoby Mathew 	/*
326532ed618SSoby Mathew 	 * Call the cpu suspend finish handler registered by the Secure Payload
327532ed618SSoby Mathew 	 * Dispatcher to let it do any bookeeping. If the handler encounters an
328532ed618SSoby Mathew 	 * error, it's expected to assert within
329532ed618SSoby Mathew 	 */
330621d64f8SAntonio Nino Diaz 	if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend_finish != NULL)) {
331*04c39e46SBoyan Karatotev 		psci_spd_pm->svc_suspend_finish(max_off_lvl, abandon);
332532ed618SSoby Mathew 	}
333532ed618SSoby Mathew 
3340c836554SBoyan Karatotev 	/* This loses its meaning when not suspending, reset so it's correct for OFF */
3350c836554SBoyan Karatotev 	psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL);
336532ed618SSoby Mathew 
33783ec7e45SBoyan Karatotev 	PUBLISH_EVENT_ARG(psci_suspend_pwrdown_finish, &cpu_idx);
338532ed618SSoby Mathew }
339